Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T27,T107,T24 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T27,T24,T28 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T27,T107,T24 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
27972 |
27596 |
0 |
0 |
|
selKnown1 |
28805 |
27535 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27972 |
27596 |
0 |
0 |
| T21 |
6 |
5 |
0 |
0 |
| T22 |
4 |
3 |
0 |
0 |
| T23 |
3 |
2 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T27 |
3508 |
3506 |
0 |
0 |
| T28 |
4365 |
4363 |
0 |
0 |
| T29 |
132 |
130 |
0 |
0 |
| T31 |
0 |
31 |
0 |
0 |
| T43 |
0 |
18 |
0 |
0 |
| T44 |
0 |
9 |
0 |
0 |
| T45 |
0 |
4 |
0 |
0 |
| T46 |
8 |
10 |
0 |
0 |
| T62 |
21 |
20 |
0 |
0 |
| T63 |
1 |
0 |
0 |
0 |
| T64 |
1 |
0 |
0 |
0 |
| T69 |
1 |
0 |
0 |
0 |
| T73 |
1 |
0 |
0 |
0 |
| T74 |
15 |
14 |
0 |
0 |
| T75 |
0 |
1 |
0 |
0 |
| T166 |
0 |
15 |
0 |
0 |
| T170 |
0 |
2 |
0 |
0 |
| T186 |
3 |
2 |
0 |
0 |
| T187 |
5871 |
5869 |
0 |
0 |
| T188 |
2406 |
2404 |
0 |
0 |
| T189 |
1889 |
1887 |
0 |
0 |
| T190 |
4379 |
4377 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28805 |
27535 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
2 |
1 |
0 |
0 |
| T21 |
0 |
5 |
0 |
0 |
| T43 |
20 |
18 |
0 |
0 |
| T44 |
27 |
25 |
0 |
0 |
| T45 |
16 |
14 |
0 |
0 |
| T46 |
39 |
37 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
545 |
544 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T62 |
1 |
0 |
0 |
0 |
| T63 |
0 |
1 |
0 |
0 |
| T64 |
1 |
0 |
0 |
0 |
| T68 |
1 |
0 |
0 |
0 |
| T70 |
0 |
8 |
0 |
0 |
| T91 |
1 |
0 |
0 |
0 |
| T121 |
1 |
0 |
0 |
0 |
| T126 |
0 |
1 |
0 |
0 |
| T127 |
1 |
0 |
0 |
0 |
| T130 |
0 |
1 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T191 |
0 |
4 |
0 |
0 |
| T192 |
10 |
18 |
0 |
0 |
| T193 |
3 |
4 |
0 |
0 |
| T194 |
13 |
29 |
0 |
0 |
| T195 |
4 |
5 |
0 |
0 |
| T196 |
4 |
3 |
0 |
0 |
| T197 |
14 |
13 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[4].gen_mux_spi_host_sd2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T27,T28,T48 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[4].gen_mux_spi_host_sd2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
0 |
0 |
0 |
0 |
|
selKnown1 |
1222 |
1204 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1222 |
1204 |
0 |
0 |
| T43 |
10 |
9 |
0 |
0 |
| T44 |
18 |
17 |
0 |
0 |
| T45 |
11 |
10 |
0 |
0 |
| T46 |
19 |
18 |
0 |
0 |
| T48 |
545 |
544 |
0 |
0 |
| T49 |
545 |
544 |
0 |
0 |
| T187 |
1 |
0 |
0 |
0 |
| T188 |
1 |
0 |
0 |
0 |
| T189 |
1 |
0 |
0 |
0 |
| T190 |
1 |
0 |
0 |
0 |
| T192 |
0 |
9 |
0 |
0 |
| T193 |
0 |
2 |
0 |
0 |
| T194 |
0 |
17 |
0 |
0 |
| T195 |
0 |
2 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[4].gen_mux_spi_host_sd2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T48,T25,T49 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[4].gen_mux_spi_host_sd2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
0 |
0 |
0 |
0 |
|
selKnown1 |
95 |
82 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95 |
82 |
0 |
0 |
| T43 |
10 |
9 |
0 |
0 |
| T44 |
9 |
8 |
0 |
0 |
| T45 |
5 |
4 |
0 |
0 |
| T46 |
20 |
19 |
0 |
0 |
| T192 |
10 |
9 |
0 |
0 |
| T193 |
3 |
2 |
0 |
0 |
| T194 |
13 |
12 |
0 |
0 |
| T195 |
4 |
3 |
0 |
0 |
| T196 |
4 |
3 |
0 |
0 |
| T197 |
14 |
13 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].gen_mux_spi_host_sd3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T29,T48 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].gen_mux_spi_host_sd3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
0 |
0 |
0 |
0 |
|
selKnown1 |
132 |
117 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
132 |
117 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T43 |
7 |
6 |
0 |
0 |
| T44 |
7 |
6 |
0 |
0 |
| T45 |
8 |
7 |
0 |
0 |
| T46 |
18 |
17 |
0 |
0 |
| T48 |
2 |
1 |
0 |
0 |
| T49 |
2 |
1 |
0 |
0 |
| T192 |
11 |
10 |
0 |
0 |
| T193 |
6 |
5 |
0 |
0 |
| T194 |
17 |
16 |
0 |
0 |
| T195 |
0 |
5 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].gen_mux_spi_host_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T48,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].gen_mux_spi_host_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
0 |
0 |
0 |
0 |
|
selKnown1 |
118 |
104 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
118 |
104 |
0 |
0 |
| T43 |
12 |
11 |
0 |
0 |
| T44 |
4 |
3 |
0 |
0 |
| T45 |
4 |
3 |
0 |
0 |
| T46 |
16 |
15 |
0 |
0 |
| T192 |
15 |
14 |
0 |
0 |
| T193 |
8 |
7 |
0 |
0 |
| T194 |
16 |
15 |
0 |
0 |
| T195 |
11 |
10 |
0 |
0 |
| T196 |
15 |
14 |
0 |
0 |
| T197 |
13 |
12 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].gen_mux_spi_device_sd2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T46,T43 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].gen_mux_spi_device_sd2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
0 |
0 |
0 |
0 |
|
selKnown1 |
111 |
100 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
111 |
100 |
0 |
0 |
| T43 |
4 |
3 |
0 |
0 |
| T44 |
7 |
6 |
0 |
0 |
| T45 |
12 |
11 |
0 |
0 |
| T46 |
15 |
14 |
0 |
0 |
| T192 |
15 |
14 |
0 |
0 |
| T193 |
6 |
5 |
0 |
0 |
| T194 |
20 |
19 |
0 |
0 |
| T195 |
6 |
5 |
0 |
0 |
| T196 |
17 |
16 |
0 |
0 |
| T197 |
8 |
7 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].gen_mux_spi_device_sd2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T26,T46 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].gen_mux_spi_device_sd2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
0 |
0 |
0 |
0 |
|
selKnown1 |
83 |
71 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
83 |
71 |
0 |
0 |
| T43 |
4 |
3 |
0 |
0 |
| T44 |
12 |
11 |
0 |
0 |
| T45 |
5 |
4 |
0 |
0 |
| T46 |
12 |
11 |
0 |
0 |
| T192 |
9 |
8 |
0 |
0 |
| T193 |
2 |
1 |
0 |
0 |
| T194 |
16 |
15 |
0 |
0 |
| T195 |
4 |
3 |
0 |
0 |
| T196 |
9 |
8 |
0 |
0 |
| T197 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T62,T64 |
| 0 | 1 | Covered | T4,T62,T64 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T62,T64 |
| 1 | 1 | Covered | T4,T62,T64 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
706 |
581 |
0 |
0 |
| T21 |
6 |
5 |
0 |
0 |
| T22 |
4 |
3 |
0 |
0 |
| T23 |
3 |
2 |
0 |
0 |
| T31 |
0 |
31 |
0 |
0 |
| T62 |
21 |
20 |
0 |
0 |
| T63 |
1 |
0 |
0 |
0 |
| T64 |
1 |
0 |
0 |
0 |
| T69 |
1 |
0 |
0 |
0 |
| T73 |
1 |
0 |
0 |
0 |
| T74 |
15 |
14 |
0 |
0 |
| T75 |
0 |
1 |
0 |
0 |
| T166 |
0 |
15 |
0 |
0 |
| T170 |
0 |
2 |
0 |
0 |
| T186 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1727 |
746 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
2 |
1 |
0 |
0 |
| T21 |
0 |
5 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T62 |
1 |
0 |
0 |
0 |
| T63 |
0 |
1 |
0 |
0 |
| T64 |
1 |
0 |
0 |
0 |
| T68 |
1 |
0 |
0 |
0 |
| T70 |
0 |
8 |
0 |
0 |
| T91 |
1 |
0 |
0 |
0 |
| T121 |
1 |
0 |
0 |
0 |
| T126 |
0 |
1 |
0 |
0 |
| T127 |
1 |
0 |
0 |
0 |
| T130 |
0 |
1 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T191 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T48,T25 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T27,T28,T29 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
22413 |
22396 |
0 |
0 |
|
selKnown1 |
441 |
426 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22413 |
22396 |
0 |
0 |
| T27 |
3432 |
3431 |
0 |
0 |
| T28 |
4349 |
4348 |
0 |
0 |
| T29 |
131 |
130 |
0 |
0 |
| T43 |
17 |
16 |
0 |
0 |
| T44 |
9 |
8 |
0 |
0 |
| T46 |
8 |
7 |
0 |
0 |
| T187 |
5855 |
5854 |
0 |
0 |
| T188 |
2332 |
2331 |
0 |
0 |
| T189 |
1816 |
1815 |
0 |
0 |
| T190 |
4360 |
4359 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
441 |
426 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T43 |
4 |
3 |
0 |
0 |
| T44 |
6 |
5 |
0 |
0 |
| T45 |
12 |
11 |
0 |
0 |
| T46 |
21 |
20 |
0 |
0 |
| T48 |
130 |
129 |
0 |
0 |
| T49 |
172 |
171 |
0 |
0 |
| T192 |
14 |
13 |
0 |
0 |
| T193 |
3 |
2 |
0 |
0 |
| T194 |
0 |
25 |
0 |
0 |
| T195 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T27,T24,T28 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T48,T25 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T27,T24,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
320 |
300 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T27 |
76 |
75 |
0 |
0 |
| T28 |
16 |
15 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T43 |
0 |
2 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
4 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T187 |
16 |
15 |
0 |
0 |
| T188 |
74 |
73 |
0 |
0 |
| T189 |
73 |
72 |
0 |
0 |
| T190 |
19 |
18 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
127 |
112 |
0 |
0 |
| T43 |
6 |
5 |
0 |
0 |
| T44 |
13 |
12 |
0 |
0 |
| T45 |
5 |
4 |
0 |
0 |
| T46 |
17 |
16 |
0 |
0 |
| T192 |
12 |
11 |
0 |
0 |
| T193 |
5 |
4 |
0 |
0 |
| T194 |
20 |
19 |
0 |
0 |
| T195 |
7 |
6 |
0 |
0 |
| T196 |
19 |
18 |
0 |
0 |
| T197 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T75,T24,T48 |
| 0 | 1 | Covered | T24,T29,T48 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T75,T24,T48 |
| 1 | 1 | Covered | T24,T29,T48 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1285 |
1264 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T43 |
18 |
17 |
0 |
0 |
| T44 |
0 |
23 |
0 |
0 |
| T45 |
0 |
12 |
0 |
0 |
| T46 |
19 |
18 |
0 |
0 |
| T48 |
546 |
545 |
0 |
0 |
| T49 |
546 |
545 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T85 |
1 |
0 |
0 |
0 |
| T192 |
0 |
15 |
0 |
0 |
| T193 |
0 |
8 |
0 |
0 |
| T194 |
0 |
24 |
0 |
0 |
| T195 |
0 |
15 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
| T199 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
54 |
33 |
0 |
0 |
| T24 |
2 |
1 |
0 |
0 |
| T25 |
2 |
1 |
0 |
0 |
| T26 |
2 |
1 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T43 |
0 |
3 |
0 |
0 |
| T44 |
0 |
3 |
0 |
0 |
| T45 |
0 |
3 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T192 |
0 |
3 |
0 |
0 |
| T193 |
0 |
3 |
0 |
0 |
| T194 |
0 |
3 |
0 |
0 |
| T200 |
1 |
0 |
0 |
0 |
| T201 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T75,T24,T48 |
| 0 | 1 | Covered | T24,T29,T48 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T75,T24,T48 |
| 1 | 1 | Covered | T24,T29,T48 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1286 |
1265 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T43 |
18 |
17 |
0 |
0 |
| T44 |
0 |
19 |
0 |
0 |
| T45 |
0 |
13 |
0 |
0 |
| T46 |
19 |
18 |
0 |
0 |
| T48 |
546 |
545 |
0 |
0 |
| T49 |
546 |
545 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T85 |
1 |
0 |
0 |
0 |
| T192 |
0 |
14 |
0 |
0 |
| T193 |
0 |
10 |
0 |
0 |
| T194 |
0 |
23 |
0 |
0 |
| T195 |
0 |
15 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
| T199 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
54 |
33 |
0 |
0 |
| T24 |
2 |
1 |
0 |
0 |
| T25 |
2 |
1 |
0 |
0 |
| T26 |
2 |
1 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T43 |
0 |
3 |
0 |
0 |
| T44 |
0 |
3 |
0 |
0 |
| T45 |
0 |
3 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T192 |
0 |
3 |
0 |
0 |
| T193 |
0 |
3 |
0 |
0 |
| T194 |
0 |
3 |
0 |
0 |
| T200 |
1 |
0 |
0 |
0 |
| T201 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T75,T48,T84 |
| 0 | 1 | Covered | T27,T24,T28 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T75,T48,T84 |
| 1 | 1 | Covered | T27,T24,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
197 |
169 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T43 |
0 |
14 |
0 |
0 |
| T44 |
0 |
19 |
0 |
0 |
| T45 |
0 |
13 |
0 |
0 |
| T46 |
0 |
27 |
0 |
0 |
| T48 |
2 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T85 |
1 |
0 |
0 |
0 |
| T187 |
1 |
0 |
0 |
0 |
| T188 |
1 |
0 |
0 |
0 |
| T189 |
1 |
0 |
0 |
0 |
| T190 |
1 |
0 |
0 |
0 |
| T192 |
0 |
12 |
0 |
0 |
| T193 |
0 |
10 |
0 |
0 |
| T194 |
0 |
20 |
0 |
0 |
| T195 |
0 |
19 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
| T199 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24 |
3 |
0 |
0 |
| T24 |
2 |
1 |
0 |
0 |
| T25 |
2 |
1 |
0 |
0 |
| T26 |
2 |
1 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T200 |
1 |
0 |
0 |
0 |
| T201 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T75,T48,T84 |
| 0 | 1 | Covered | T27,T24,T28 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T75,T48,T84 |
| 1 | 1 | Covered | T27,T24,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
198 |
170 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T43 |
0 |
14 |
0 |
0 |
| T44 |
0 |
18 |
0 |
0 |
| T45 |
0 |
14 |
0 |
0 |
| T46 |
0 |
26 |
0 |
0 |
| T48 |
2 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T85 |
1 |
0 |
0 |
0 |
| T187 |
1 |
0 |
0 |
0 |
| T188 |
1 |
0 |
0 |
0 |
| T189 |
1 |
0 |
0 |
0 |
| T190 |
1 |
0 |
0 |
0 |
| T192 |
0 |
12 |
0 |
0 |
| T193 |
0 |
10 |
0 |
0 |
| T194 |
0 |
20 |
0 |
0 |
| T195 |
0 |
19 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
| T199 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24 |
3 |
0 |
0 |
| T24 |
2 |
1 |
0 |
0 |
| T25 |
2 |
1 |
0 |
0 |
| T26 |
2 |
1 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T200 |
1 |
0 |
0 |
0 |
| T201 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T75,T84,T85 |
| 0 | 1 | Covered | T24,T25,T46 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T75,T84,T85 |
| 1 | 1 | Covered | T24,T25,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
189 |
171 |
0 |
0 |
| T43 |
28 |
27 |
0 |
0 |
| T44 |
23 |
22 |
0 |
0 |
| T45 |
16 |
15 |
0 |
0 |
| T46 |
30 |
29 |
0 |
0 |
| T192 |
17 |
16 |
0 |
0 |
| T193 |
16 |
15 |
0 |
0 |
| T194 |
8 |
7 |
0 |
0 |
| T195 |
18 |
17 |
0 |
0 |
| T196 |
15 |
14 |
0 |
0 |
| T197 |
10 |
9 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24 |
3 |
0 |
0 |
| T24 |
2 |
1 |
0 |
0 |
| T25 |
2 |
1 |
0 |
0 |
| T26 |
2 |
1 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T200 |
1 |
0 |
0 |
0 |
| T201 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T75,T84,T85 |
| 0 | 1 | Covered | T24,T25,T46 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T75,T84,T85 |
| 1 | 1 | Covered | T24,T25,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
183 |
165 |
0 |
0 |
| T43 |
27 |
26 |
0 |
0 |
| T44 |
21 |
20 |
0 |
0 |
| T45 |
15 |
14 |
0 |
0 |
| T46 |
30 |
29 |
0 |
0 |
| T192 |
18 |
17 |
0 |
0 |
| T193 |
15 |
14 |
0 |
0 |
| T194 |
8 |
7 |
0 |
0 |
| T195 |
16 |
15 |
0 |
0 |
| T196 |
14 |
13 |
0 |
0 |
| T197 |
11 |
10 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24 |
3 |
0 |
0 |
| T24 |
2 |
1 |
0 |
0 |
| T25 |
2 |
1 |
0 |
0 |
| T26 |
2 |
1 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T200 |
1 |
0 |
0 |
0 |
| T201 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T107,T75,T48 |
| 0 | 1 | Covered | T27,T107,T24 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T107,T75,T48 |
| 1 | 1 | Covered | T27,T107,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
601 |
561 |
0 |
0 |
|
selKnown1 |
12275 |
12250 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
601 |
561 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T34 |
2 |
1 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T48 |
124 |
123 |
0 |
0 |
| T49 |
0 |
164 |
0 |
0 |
| T75 |
1 |
0 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T85 |
1 |
0 |
0 |
0 |
| T107 |
2 |
1 |
0 |
0 |
| T202 |
35 |
34 |
0 |
0 |
| T203 |
0 |
30 |
0 |
0 |
| T204 |
0 |
1 |
0 |
0 |
| T205 |
0 |
1 |
0 |
0 |
| T206 |
0 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12275 |
12250 |
0 |
0 |
| T27 |
2305 |
2304 |
0 |
0 |
| T28 |
589 |
588 |
0 |
0 |
| T29 |
126 |
125 |
0 |
0 |
| T43 |
0 |
14 |
0 |
0 |
| T44 |
0 |
6 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T48 |
1 |
0 |
0 |
0 |
| T75 |
1 |
0 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T85 |
1 |
0 |
0 |
0 |
| T187 |
5831 |
5830 |
0 |
0 |
| T188 |
0 |
1523 |
0 |
0 |
| T189 |
0 |
1207 |
0 |
0 |
| T190 |
0 |
568 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
| T199 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T107,T75,T48 |
| 0 | 1 | Covered | T27,T107,T24 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T27,T28,T29 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T107,T75,T48 |
| 1 | 1 | Covered | T27,T107,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
594 |
554 |
0 |
0 |
|
selKnown1 |
12270 |
12245 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
594 |
554 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T34 |
2 |
1 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T48 |
124 |
123 |
0 |
0 |
| T49 |
0 |
164 |
0 |
0 |
| T75 |
1 |
0 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T85 |
1 |
0 |
0 |
0 |
| T107 |
2 |
1 |
0 |
0 |
| T202 |
35 |
34 |
0 |
0 |
| T203 |
0 |
30 |
0 |
0 |
| T204 |
0 |
1 |
0 |
0 |
| T205 |
0 |
1 |
0 |
0 |
| T206 |
0 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12270 |
12245 |
0 |
0 |
| T27 |
2305 |
2304 |
0 |
0 |
| T28 |
589 |
588 |
0 |
0 |
| T29 |
126 |
125 |
0 |
0 |
| T43 |
0 |
13 |
0 |
0 |
| T44 |
0 |
6 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
| T48 |
1 |
0 |
0 |
0 |
| T75 |
1 |
0 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T85 |
1 |
0 |
0 |
0 |
| T187 |
5831 |
5830 |
0 |
0 |
| T188 |
0 |
1523 |
0 |
0 |
| T189 |
0 |
1207 |
0 |
0 |
| T190 |
0 |
568 |
0 |
0 |
| T198 |
1 |
0 |
0 |
0 |
| T199 |
1 |
0 |
0 |
0 |