Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T7,T8,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T10 |
| 1 | 1 | Covered | T1,T2,T10 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T10 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T10 |
| 1 | 1 | Covered | T1,T2,T10 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T2,T13,T15 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T10 |
| 1 | 1 | Covered | T1,T2,T10 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T10 |
| 1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T10 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T10 |
| 1 | 1 | Covered | T1,T2,T10 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T10 |
| 0 |
0 |
1 |
Covered |
T1,T2,T10 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T10 |
| 0 |
0 |
1 |
Covered |
T1,T2,T10 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2007452 |
0 |
0 |
| T1 |
154056 |
591 |
0 |
0 |
| T2 |
41125 |
2358 |
0 |
0 |
| T10 |
0 |
1577 |
0 |
0 |
| T11 |
0 |
1528 |
0 |
0 |
| T12 |
0 |
1217 |
0 |
0 |
| T13 |
0 |
2683 |
0 |
0 |
| T14 |
0 |
1169 |
0 |
0 |
| T15 |
35243 |
298 |
0 |
0 |
| T16 |
0 |
830 |
0 |
0 |
| T17 |
0 |
1494 |
0 |
0 |
| T23 |
55600 |
0 |
0 |
0 |
| T56 |
276746 |
0 |
0 |
0 |
| T74 |
37785 |
0 |
0 |
0 |
| T106 |
0 |
671 |
0 |
0 |
| T107 |
24823 |
0 |
0 |
0 |
| T108 |
63034 |
0 |
0 |
0 |
| T109 |
77878 |
0 |
0 |
0 |
| T110 |
66451 |
0 |
0 |
0 |
| T111 |
73879 |
0 |
0 |
0 |
| T112 |
43824 |
0 |
0 |
0 |
| T147 |
0 |
897 |
0 |
0 |
| T148 |
0 |
7359 |
0 |
0 |
| T149 |
0 |
14768 |
0 |
0 |
| T220 |
162825 |
0 |
0 |
0 |
| T352 |
68620 |
0 |
0 |
0 |
| T370 |
0 |
303 |
0 |
0 |
| T371 |
0 |
9659 |
0 |
0 |
| T372 |
0 |
868 |
0 |
0 |
| T373 |
0 |
2348 |
0 |
0 |
| T396 |
71933 |
0 |
0 |
0 |
| T397 |
0 |
2039 |
0 |
0 |
| T402 |
0 |
816 |
0 |
0 |
| T403 |
0 |
822 |
0 |
0 |
| T404 |
168561 |
0 |
0 |
0 |
| T405 |
38432 |
0 |
0 |
0 |
| T406 |
64187 |
0 |
0 |
0 |
| T407 |
78263 |
0 |
0 |
0 |
| T408 |
302127 |
0 |
0 |
0 |
| T409 |
162385 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39467500 |
34146500 |
0 |
0 |
| T4 |
21500 |
17225 |
0 |
0 |
| T5 |
10925 |
6575 |
0 |
0 |
| T6 |
35425 |
31100 |
0 |
0 |
| T19 |
18850 |
14550 |
0 |
0 |
| T20 |
19050 |
14725 |
0 |
0 |
| T59 |
68000 |
63675 |
0 |
0 |
| T62 |
22725 |
18375 |
0 |
0 |
| T64 |
18225 |
13900 |
0 |
0 |
| T68 |
15775 |
11500 |
0 |
0 |
| T91 |
94675 |
93050 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
5029 |
0 |
0 |
| T1 |
154056 |
2 |
0 |
0 |
| T2 |
41125 |
6 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
3 |
0 |
0 |
| T13 |
0 |
8 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
35243 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T23 |
55600 |
0 |
0 |
0 |
| T56 |
276746 |
0 |
0 |
0 |
| T74 |
37785 |
0 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
24823 |
0 |
0 |
0 |
| T108 |
63034 |
0 |
0 |
0 |
| T109 |
77878 |
0 |
0 |
0 |
| T110 |
66451 |
0 |
0 |
0 |
| T111 |
73879 |
0 |
0 |
0 |
| T112 |
43824 |
0 |
0 |
0 |
| T147 |
0 |
3 |
0 |
0 |
| T148 |
0 |
18 |
0 |
0 |
| T149 |
0 |
37 |
0 |
0 |
| T220 |
162825 |
0 |
0 |
0 |
| T352 |
68620 |
0 |
0 |
0 |
| T370 |
0 |
1 |
0 |
0 |
| T371 |
0 |
24 |
0 |
0 |
| T372 |
0 |
3 |
0 |
0 |
| T373 |
0 |
6 |
0 |
0 |
| T396 |
71933 |
0 |
0 |
0 |
| T397 |
0 |
6 |
0 |
0 |
| T402 |
0 |
2 |
0 |
0 |
| T403 |
0 |
2 |
0 |
0 |
| T404 |
168561 |
0 |
0 |
0 |
| T405 |
38432 |
0 |
0 |
0 |
| T406 |
64187 |
0 |
0 |
0 |
| T407 |
78263 |
0 |
0 |
0 |
| T408 |
302127 |
0 |
0 |
0 |
| T409 |
162385 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
1649450 |
1642500 |
0 |
0 |
| T5 |
555250 |
543975 |
0 |
0 |
| T6 |
1965325 |
1951375 |
0 |
0 |
| T19 |
1302150 |
1294300 |
0 |
0 |
| T20 |
1541550 |
1519625 |
0 |
0 |
| T59 |
7508950 |
7496575 |
0 |
0 |
| T62 |
2070275 |
2056250 |
0 |
0 |
| T64 |
1624150 |
1609050 |
0 |
0 |
| T68 |
926525 |
918975 |
0 |
0 |
| T91 |
10972675 |
10960325 |
0 |
0 |