Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9601 |
0 |
0 |
| T1 |
4269 |
4 |
0 |
0 |
| T2 |
33925 |
5 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T9 |
443169 |
3 |
0 |
0 |
| T12 |
0 |
7 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T28 |
609 |
0 |
0 |
0 |
| T55 |
1196 |
0 |
0 |
0 |
| T62 |
849 |
0 |
0 |
0 |
| T83 |
398 |
0 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
452 |
0 |
0 |
0 |
| T102 |
401 |
0 |
0 |
0 |
| T103 |
617 |
0 |
0 |
0 |
| T104 |
727 |
0 |
0 |
0 |
| T105 |
778 |
0 |
0 |
0 |
| T121 |
53497 |
0 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T144 |
0 |
6 |
0 |
0 |
| T145 |
0 |
6 |
0 |
0 |
| T146 |
0 |
6 |
0 |
0 |
| T164 |
10418 |
0 |
0 |
0 |
| T223 |
20541 |
0 |
0 |
0 |
| T280 |
69458 |
0 |
0 |
0 |
| T281 |
63932 |
0 |
0 |
0 |
| T385 |
0 |
19 |
0 |
0 |
| T388 |
0 |
14 |
0 |
0 |
| T402 |
0 |
1 |
0 |
0 |
| T409 |
0 |
2 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T412 |
41718 |
0 |
0 |
0 |
| T413 |
21695 |
0 |
0 |
0 |
| T414 |
22852 |
0 |
0 |
0 |
| T415 |
44128 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9610 |
0 |
0 |
| T1 |
165353 |
4 |
0 |
0 |
| T2 |
33925 |
6 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T9 |
4032 |
3 |
0 |
0 |
| T12 |
0 |
8 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T28 |
47549 |
0 |
0 |
0 |
| T55 |
108800 |
0 |
0 |
0 |
| T62 |
67018 |
0 |
0 |
0 |
| T83 |
23758 |
0 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
21380 |
0 |
0 |
0 |
| T102 |
21755 |
0 |
0 |
0 |
| T103 |
54432 |
0 |
0 |
0 |
| T104 |
56354 |
0 |
0 |
0 |
| T105 |
46014 |
0 |
0 |
0 |
| T121 |
53497 |
0 |
0 |
0 |
| T143 |
0 |
3 |
0 |
0 |
| T144 |
0 |
6 |
0 |
0 |
| T145 |
0 |
6 |
0 |
0 |
| T146 |
0 |
6 |
0 |
0 |
| T164 |
10418 |
0 |
0 |
0 |
| T223 |
20541 |
0 |
0 |
0 |
| T280 |
69458 |
0 |
0 |
0 |
| T281 |
63932 |
0 |
0 |
0 |
| T385 |
0 |
19 |
0 |
0 |
| T388 |
0 |
14 |
0 |
0 |
| T402 |
0 |
1 |
0 |
0 |
| T409 |
0 |
2 |
0 |
0 |
| T410 |
0 |
1 |
0 |
0 |
| T411 |
0 |
1 |
0 |
0 |
| T412 |
41718 |
0 |
0 |
0 |
| T413 |
21695 |
0 |
0 |
0 |
| T414 |
22852 |
0 |
0 |
0 |
| T415 |
44128 |
0 |
0 |
0 |