Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T184,T23,T24 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T23,T24 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T184,T23,T24 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22385 |
22008 |
0 |
0 |
selKnown1 |
24455 |
23176 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22385 |
22008 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T20 |
3 |
0 |
0 |
0 |
T22 |
3 |
0 |
0 |
0 |
T23 |
2006 |
2004 |
0 |
0 |
T24 |
153 |
151 |
0 |
0 |
T25 |
2766 |
2764 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
2 |
0 |
0 |
0 |
T44 |
156 |
0 |
0 |
0 |
T55 |
14 |
13 |
0 |
0 |
T60 |
2 |
1 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T70 |
92 |
91 |
0 |
0 |
T114 |
0 |
5 |
0 |
0 |
T115 |
1 |
0 |
0 |
0 |
T116 |
1 |
0 |
0 |
0 |
T118 |
1 |
0 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
T185 |
0 |
5 |
0 |
0 |
T186 |
3447 |
3445 |
0 |
0 |
T187 |
3501 |
3498 |
0 |
0 |
T188 |
3495 |
3492 |
0 |
0 |
T189 |
2542 |
2539 |
0 |
0 |
T190 |
0 |
7 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24455 |
23176 |
0 |
0 |
T1 |
1 |
0 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
5 |
4 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T39 |
41 |
39 |
0 |
0 |
T40 |
31 |
29 |
0 |
0 |
T41 |
33 |
31 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
545 |
544 |
0 |
0 |
T61 |
2 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T70 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T101 |
1 |
0 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T170 |
0 |
1 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
T190 |
42 |
40 |
0 |
0 |
T192 |
12 |
10 |
0 |
0 |
T193 |
6 |
12 |
0 |
0 |
T194 |
11 |
27 |
0 |
0 |
T195 |
22 |
43 |
0 |
0 |
T196 |
9 |
23 |
0 |
0 |
T197 |
14 |
13 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[4].gen_mux_spi_host_sd2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T25,T186 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[4].gen_mux_spi_host_sd2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
0 |
0 |
0 |
0 |
selKnown1 |
716 |
698 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
716 |
698 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T39 |
23 |
22 |
0 |
0 |
T40 |
18 |
17 |
0 |
0 |
T41 |
18 |
17 |
0 |
0 |
T43 |
545 |
544 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
22 |
21 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T193 |
0 |
7 |
0 |
0 |
T194 |
0 |
17 |
0 |
0 |
T195 |
0 |
22 |
0 |
0 |
T196 |
0 |
15 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[4].gen_mux_spi_host_sd2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T20,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[4].gen_mux_spi_host_sd2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
0 |
0 |
0 |
0 |
selKnown1 |
136 |
123 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136 |
123 |
0 |
0 |
T39 |
18 |
17 |
0 |
0 |
T40 |
13 |
12 |
0 |
0 |
T41 |
15 |
14 |
0 |
0 |
T190 |
20 |
19 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
6 |
5 |
0 |
0 |
T194 |
11 |
10 |
0 |
0 |
T195 |
22 |
21 |
0 |
0 |
T196 |
9 |
8 |
0 |
0 |
T197 |
14 |
13 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].gen_mux_spi_host_sd3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T43,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].gen_mux_spi_host_sd3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
0 |
0 |
0 |
0 |
selKnown1 |
166 |
151 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166 |
151 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T39 |
27 |
26 |
0 |
0 |
T40 |
16 |
15 |
0 |
0 |
T41 |
9 |
8 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T190 |
29 |
28 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T193 |
11 |
10 |
0 |
0 |
T194 |
0 |
19 |
0 |
0 |
T195 |
0 |
24 |
0 |
0 |
T196 |
0 |
9 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].gen_mux_spi_host_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T21,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].gen_mux_spi_host_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
0 |
0 |
0 |
0 |
selKnown1 |
130 |
117 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130 |
117 |
0 |
0 |
T39 |
23 |
22 |
0 |
0 |
T40 |
15 |
14 |
0 |
0 |
T41 |
10 |
9 |
0 |
0 |
T190 |
18 |
17 |
0 |
0 |
T192 |
6 |
5 |
0 |
0 |
T193 |
10 |
9 |
0 |
0 |
T194 |
14 |
13 |
0 |
0 |
T195 |
19 |
18 |
0 |
0 |
T196 |
8 |
7 |
0 |
0 |
T197 |
4 |
3 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].gen_mux_spi_device_sd2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T39 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].gen_mux_spi_device_sd2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
0 |
0 |
0 |
0 |
selKnown1 |
145 |
133 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145 |
133 |
0 |
0 |
T39 |
11 |
10 |
0 |
0 |
T40 |
20 |
19 |
0 |
0 |
T41 |
12 |
11 |
0 |
0 |
T190 |
18 |
17 |
0 |
0 |
T192 |
10 |
9 |
0 |
0 |
T193 |
6 |
5 |
0 |
0 |
T194 |
15 |
14 |
0 |
0 |
T195 |
27 |
26 |
0 |
0 |
T196 |
12 |
11 |
0 |
0 |
T197 |
12 |
11 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].gen_mux_spi_device_sd2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].gen_mux_spi_device_sd2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
0 |
0 |
0 |
0 |
selKnown1 |
99 |
86 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99 |
86 |
0 |
0 |
T39 |
11 |
10 |
0 |
0 |
T40 |
12 |
11 |
0 |
0 |
T41 |
8 |
7 |
0 |
0 |
T190 |
8 |
7 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T193 |
4 |
3 |
0 |
0 |
T194 |
14 |
13 |
0 |
0 |
T195 |
17 |
16 |
0 |
0 |
T196 |
6 |
5 |
0 |
0 |
T197 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T70,T55 |
0 | 1 | Covered | T6,T70,T55 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T70,T55 |
1 | 1 | Covered | T6,T70,T55 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
917 |
794 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T55 |
14 |
13 |
0 |
0 |
T60 |
2 |
1 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T70 |
92 |
91 |
0 |
0 |
T114 |
0 |
5 |
0 |
0 |
T115 |
1 |
0 |
0 |
0 |
T116 |
1 |
0 |
0 |
0 |
T118 |
1 |
0 |
0 |
0 |
T173 |
0 |
1 |
0 |
0 |
T185 |
0 |
5 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1734 |
747 |
0 |
0 |
T1 |
1 |
0 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
5 |
4 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T61 |
2 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T70 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T101 |
1 |
0 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T170 |
0 |
1 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T20,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
17947 |
17927 |
0 |
0 |
selKnown1 |
298 |
285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17947 |
17927 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1930 |
1929 |
0 |
0 |
T24 |
152 |
151 |
0 |
0 |
T25 |
2753 |
2752 |
0 |
0 |
T39 |
0 |
12 |
0 |
0 |
T40 |
0 |
15 |
0 |
0 |
T44 |
154 |
153 |
0 |
0 |
T186 |
3372 |
3371 |
0 |
0 |
T187 |
3481 |
3480 |
0 |
0 |
T188 |
3478 |
3477 |
0 |
0 |
T189 |
2464 |
2463 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
298 |
285 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T39 |
22 |
21 |
0 |
0 |
T40 |
14 |
13 |
0 |
0 |
T41 |
22 |
21 |
0 |
0 |
T43 |
135 |
134 |
0 |
0 |
T190 |
31 |
30 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T193 |
9 |
8 |
0 |
0 |
T194 |
23 |
22 |
0 |
0 |
T195 |
0 |
16 |
0 |
0 |
T196 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T20,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
346 |
326 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
76 |
75 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
13 |
12 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T40 |
0 |
5 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T186 |
75 |
74 |
0 |
0 |
T187 |
19 |
18 |
0 |
0 |
T188 |
16 |
15 |
0 |
0 |
T189 |
77 |
76 |
0 |
0 |
T190 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129 |
116 |
0 |
0 |
T39 |
19 |
18 |
0 |
0 |
T40 |
9 |
8 |
0 |
0 |
T41 |
18 |
17 |
0 |
0 |
T190 |
20 |
19 |
0 |
0 |
T192 |
6 |
5 |
0 |
0 |
T193 |
4 |
3 |
0 |
0 |
T194 |
19 |
18 |
0 |
0 |
T195 |
16 |
15 |
0 |
0 |
T196 |
7 |
6 |
0 |
0 |
T197 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T67,T76,T43 |
0 | 1 | Covered | T24,T43,T20 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T67,T76,T43 |
1 | 1 | Covered | T24,T43,T20 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
767 |
746 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T39 |
13 |
12 |
0 |
0 |
T40 |
9 |
8 |
0 |
0 |
T41 |
0 |
25 |
0 |
0 |
T43 |
546 |
545 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T190 |
0 |
37 |
0 |
0 |
T192 |
0 |
25 |
0 |
0 |
T193 |
0 |
19 |
0 |
0 |
T194 |
0 |
28 |
0 |
0 |
T195 |
0 |
24 |
0 |
0 |
T196 |
0 |
14 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54 |
33 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T39 |
4 |
3 |
0 |
0 |
T40 |
4 |
3 |
0 |
0 |
T41 |
4 |
3 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T190 |
4 |
3 |
0 |
0 |
T192 |
4 |
3 |
0 |
0 |
T193 |
4 |
3 |
0 |
0 |
T194 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T67,T76,T43 |
0 | 1 | Covered | T24,T43,T20 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T67,T76,T43 |
1 | 1 | Covered | T24,T43,T20 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
764 |
743 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T39 |
13 |
12 |
0 |
0 |
T40 |
9 |
8 |
0 |
0 |
T41 |
0 |
25 |
0 |
0 |
T43 |
546 |
545 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T190 |
0 |
36 |
0 |
0 |
T192 |
0 |
24 |
0 |
0 |
T193 |
0 |
18 |
0 |
0 |
T194 |
0 |
28 |
0 |
0 |
T195 |
0 |
24 |
0 |
0 |
T196 |
0 |
14 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54 |
33 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T39 |
4 |
3 |
0 |
0 |
T40 |
4 |
3 |
0 |
0 |
T41 |
4 |
3 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T190 |
4 |
3 |
0 |
0 |
T192 |
4 |
3 |
0 |
0 |
T193 |
4 |
3 |
0 |
0 |
T194 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T67,T76,T43 |
0 | 1 | Covered | T23,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T67,T76,T43 |
1 | 1 | Covered | T23,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
183 |
155 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T39 |
0 |
14 |
0 |
0 |
T40 |
0 |
17 |
0 |
0 |
T41 |
0 |
16 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
0 |
33 |
0 |
0 |
T192 |
0 |
8 |
0 |
0 |
T193 |
0 |
22 |
0 |
0 |
T194 |
0 |
15 |
0 |
0 |
T195 |
0 |
13 |
0 |
0 |
T196 |
0 |
12 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24 |
3 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T67,T76,T43 |
0 | 1 | Covered | T23,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T67,T76,T43 |
1 | 1 | Covered | T23,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
182 |
154 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T39 |
0 |
15 |
0 |
0 |
T40 |
0 |
17 |
0 |
0 |
T41 |
0 |
16 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
0 |
33 |
0 |
0 |
T192 |
0 |
9 |
0 |
0 |
T193 |
0 |
21 |
0 |
0 |
T194 |
0 |
16 |
0 |
0 |
T195 |
0 |
11 |
0 |
0 |
T196 |
0 |
11 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24 |
3 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T67,T10,T76 |
0 | 1 | Covered | T21,T22,T39 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T67,T10,T76 |
1 | 1 | Covered | T21,T22,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
205 |
187 |
0 |
0 |
T39 |
12 |
11 |
0 |
0 |
T40 |
22 |
21 |
0 |
0 |
T41 |
14 |
13 |
0 |
0 |
T190 |
23 |
22 |
0 |
0 |
T192 |
27 |
26 |
0 |
0 |
T193 |
14 |
13 |
0 |
0 |
T194 |
21 |
20 |
0 |
0 |
T195 |
38 |
37 |
0 |
0 |
T196 |
11 |
10 |
0 |
0 |
T197 |
15 |
14 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24 |
3 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T67,T10,T76 |
0 | 1 | Covered | T21,T22,T39 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T67,T10,T76 |
1 | 1 | Covered | T21,T22,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204 |
186 |
0 |
0 |
T39 |
11 |
10 |
0 |
0 |
T40 |
21 |
20 |
0 |
0 |
T41 |
12 |
11 |
0 |
0 |
T190 |
25 |
24 |
0 |
0 |
T192 |
28 |
27 |
0 |
0 |
T193 |
15 |
14 |
0 |
0 |
T194 |
19 |
18 |
0 |
0 |
T195 |
38 |
37 |
0 |
0 |
T196 |
11 |
10 |
0 |
0 |
T197 |
16 |
15 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24 |
3 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T67,T184,T200 |
0 | 1 | Covered | T184,T200,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T67,T184,T200 |
1 | 1 | Covered | T184,T200,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
434 |
394 |
0 |
0 |
selKnown1 |
10350 |
10322 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
434 |
394 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T43 |
130 |
129 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T184 |
2 |
1 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T200 |
27 |
26 |
0 |
0 |
T201 |
29 |
28 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
T203 |
0 |
1 |
0 |
0 |
T204 |
0 |
1 |
0 |
0 |
T205 |
0 |
29 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10350 |
10322 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
1356 |
1355 |
0 |
0 |
T24 |
146 |
145 |
0 |
0 |
T25 |
2710 |
2709 |
0 |
0 |
T39 |
0 |
14 |
0 |
0 |
T40 |
0 |
14 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
0 |
148 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T186 |
2137 |
2136 |
0 |
0 |
T187 |
37 |
36 |
0 |
0 |
T188 |
1936 |
1935 |
0 |
0 |
T189 |
0 |
1723 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T67,T184,T200 |
0 | 1 | Covered | T184,T200,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T67,T184,T200 |
1 | 1 | Covered | T184,T200,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
436 |
396 |
0 |
0 |
selKnown1 |
10348 |
10320 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
436 |
396 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T43 |
130 |
129 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T184 |
2 |
1 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T200 |
27 |
26 |
0 |
0 |
T201 |
29 |
28 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
T203 |
0 |
1 |
0 |
0 |
T204 |
0 |
1 |
0 |
0 |
T205 |
0 |
29 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10348 |
10320 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
1356 |
1355 |
0 |
0 |
T24 |
146 |
145 |
0 |
0 |
T25 |
2710 |
2709 |
0 |
0 |
T39 |
0 |
14 |
0 |
0 |
T40 |
0 |
14 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
0 |
148 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T186 |
2137 |
2136 |
0 |
0 |
T187 |
37 |
36 |
0 |
0 |
T188 |
1936 |
1935 |
0 |
0 |
T189 |
0 |
1723 |
0 |
0 |