Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.55 95.29 89.29 100.00 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 956820906 4284 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 956820906 4284 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 956820906 4284 0 0
T1 619471 12 0 0
T4 146788 2 0 0
T5 256527 4 0 0
T6 412264 4 0 0
T17 210481 1 0 0
T23 244554 0 0 0
T42 499934 2 0 0
T52 113069 0 0 0
T61 250211 4 0 0
T70 157152 1 0 0
T82 240952 1 0 0
T83 88839 1 0 0
T176 92858 8 0 0
T177 0 8 0 0
T179 0 6 0 0
T229 501263 0 0 0
T315 0 6 0 0
T316 0 8 0 0
T317 0 2 0 0
T318 218407 0 0 0
T319 107116 0 0 0
T320 638761 0 0 0
T321 163917 0 0 0
T322 224419 0 0 0
T323 42201 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 956820906 4284 0 0
T1 619471 12 0 0
T4 146788 2 0 0
T5 256527 4 0 0
T6 412264 4 0 0
T17 210481 1 0 0
T23 244554 0 0 0
T42 499934 2 0 0
T52 113069 0 0 0
T61 250211 4 0 0
T70 157152 1 0 0
T82 240952 1 0 0
T83 88839 1 0 0
T176 92858 8 0 0
T177 0 8 0 0
T179 0 6 0 0
T229 501263 0 0 0
T315 0 6 0 0
T316 0 8 0 0
T317 0 2 0 0
T318 218407 0 0 0
T319 107116 0 0 0
T320 638761 0 0 0
T321 163917 0 0 0
T322 224419 0 0 0
T323 42201 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 478410453 38 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 478410453 38 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 478410453 38 0 0
T23 244554 0 0 0
T52 113069 0 0 0
T176 92858 8 0 0
T177 0 8 0 0
T179 0 6 0 0
T229 501263 0 0 0
T315 0 6 0 0
T316 0 8 0 0
T317 0 2 0 0
T318 218407 0 0 0
T319 107116 0 0 0
T320 638761 0 0 0
T321 163917 0 0 0
T322 224419 0 0 0
T323 42201 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 478410453 38 0 0
T23 244554 0 0 0
T52 113069 0 0 0
T176 92858 8 0 0
T177 0 8 0 0
T179 0 6 0 0
T229 501263 0 0 0
T315 0 6 0 0
T316 0 8 0 0
T317 0 2 0 0
T318 218407 0 0 0
T319 107116 0 0 0
T320 638761 0 0 0
T321 163917 0 0 0
T322 224419 0 0 0
T323 42201 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 478410453 4246 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 478410453 4246 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 478410453 4246 0 0
T1 619471 12 0 0
T4 146788 2 0 0
T5 256527 4 0 0
T6 412264 4 0 0
T17 210481 1 0 0
T42 499934 2 0 0
T61 250211 4 0 0
T70 157152 1 0 0
T82 240952 1 0 0
T83 88839 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 478410453 4246 0 0
T1 619471 12 0 0
T4 146788 2 0 0
T5 256527 4 0 0
T6 412264 4 0 0
T17 210481 1 0 0
T42 499934 2 0 0
T61 250211 4 0 0
T70 157152 1 0 0
T82 240952 1 0 0
T83 88839 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%