Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : chip_earlgrey_asic
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.90 80.00 100.00 95.71

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut 92.83 80.00 100.00 98.48



Module Instance : tb.dut

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.83 80.00 100.00 98.48


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.28 95.52 94.01 95.51 94.89 96.47


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
tb


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
top_earlgrey 95.24 95.45 93.54 95.51 94.69 97.02
u_ast 93.28 93.28
u_padring 97.80 99.21 99.81 96.57 99.60 93.81
u_prim_usb_diff_rx 96.30 100.00 88.89 100.00

Line Coverage for Module : chip_earlgrey_asic
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN21411100.00
CONT_ASSIGN21511100.00
CONT_ASSIGN789100.00
CONT_ASSIGN800100.00
CONT_ASSIGN825100.00
CONT_ASSIGN832100.00
CONT_ASSIGN83911100.00
CONT_ASSIGN84211100.00
CONT_ASSIGN84811100.00
CONT_ASSIGN85011100.00
CONT_ASSIGN854100.00
CONT_ASSIGN85711100.00
CONT_ASSIGN102211100.00
CONT_ASSIGN102311100.00
CONT_ASSIGN102411100.00
CONT_ASSIGN102511100.00
CONT_ASSIGN103211100.00
CONT_ASSIGN104911100.00
CONT_ASSIGN105011100.00
CONT_ASSIGN105111100.00
CONT_ASSIGN105211100.00
CONT_ASSIGN105611100.00
CONT_ASSIGN105711100.00
CONT_ASSIGN105811100.00
CONT_ASSIGN105911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
214 1 1
215 1 1
789 0 1
800 0 1
825 0 1
832 0 1
839 1 1
842 1 1
848 1 1
850 1 1
854 0 1
857 1 1
1022 1 1
1023 1 1
1024 1 1
1025 1 1
1032 1 1
1049 1 1
1050 1 1
1051 1 1
1052 1 1
1056 1 1
1057 1 1
1058 1 1
1059 1 1


Cond Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T1,T105

Toggle Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Totals 70 64 91.43
Total Bits 140 134 95.71
Total Bits 0->1 70 70 100.00
Total Bits 1->0 70 64 91.43

Ports 70 64 91.43
Port Bits 140 134 95.71
Port Bits 0->1 70 70 100.00
Port Bits 1->0 70 64 91.43

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
POR_N Yes Yes T6,T18,T19 Yes T4,T5,T6 INOUT
USB_P Yes Yes T28,T29,T33 Yes T28,T29,T33 INOUT
USB_N Yes Yes T28,T29,T33 Yes T28,T29,T33 INOUT
CC1 No No Yes T20,T21,T22 INOUT
CC2 No No Yes T20,T21,T22 INOUT
FLASH_TEST_VOLT No No Yes T20,T21,T22 INOUT
FLASH_TEST_MODE0 No No Yes T20,T21,T22 INOUT
FLASH_TEST_MODE1 No No Yes T20,T21,T22 INOUT
OTP_EXT_VOLT No No Yes T20,T21,T22 INOUT
SPI_HOST_D0 Yes Yes T23,T24,T25 Yes T23,T24,T25 INOUT
SPI_HOST_D1 Yes Yes T23,T24,T25 Yes T23,T24,T25 INOUT
SPI_HOST_D2 Yes Yes T23,T186,T188 Yes T23,T186,T188 INOUT
SPI_HOST_D3 Yes Yes T23,T186,T188 Yes T23,T186,T188 INOUT
SPI_HOST_CLK Yes Yes T23,T24,T25 Yes T23,T24,T25 INOUT
SPI_HOST_CS_L Yes Yes T23,T24,T25 Yes T23,T24,T25 INOUT
SPI_DEV_D0 Yes Yes T48,T23,T25 Yes T48,T23,T25 INOUT
SPI_DEV_D1 Yes Yes T48,T23,T25 Yes T48,T23,T25 INOUT
SPI_DEV_D2 Yes Yes T23,T186,T188 Yes T23,T186,T188 INOUT
SPI_DEV_D3 Yes Yes T23,T186,T188 Yes T23,T186,T188 INOUT
SPI_DEV_CLK Yes Yes T48,T23,T25 Yes T48,T23,T25 INOUT
SPI_DEV_CS_L Yes Yes T10,T23,T25 Yes T23,T25,T150 INOUT
IOR8 Yes Yes T184,T200,T201 Yes T184,T10,T200 INOUT
IOR9 Yes Yes T200,T201,T30 Yes T45,T184,T10 INOUT
IOA0 Yes Yes T26,T2,T27 Yes T26,T2,T27 INOUT
IOA1 Yes Yes T26,T2,T27 Yes T26,T2,T27 INOUT
IOA2 Yes Yes T148,T2,T35 Yes T148,T2,T35 INOUT
IOA3 Yes Yes T2,T35,T12 Yes T2,T35,T12 INOUT
IOA4 Yes Yes T82,T147,T117 Yes T82,T147,T117 INOUT
IOA5 Yes Yes T82,T147,T117 Yes T82,T147,T117 INOUT
IOA6 Yes Yes T2,T35,T12 Yes T2,T35,T12 INOUT
IOA7 Yes Yes T103,T208,T2 Yes T103,T208,T2 INOUT
IOA8 Yes Yes T103,T208,T2 Yes T103,T208,T2 INOUT
IOB0 Yes Yes T43,T39,T40 Yes T43,T22,T39 INOUT
IOB1 Yes Yes T43,T39,T40 Yes T43,T20,T39 INOUT
IOB2 Yes Yes T39,T40,T41 Yes T39,T40,T41 INOUT
IOB3 Yes Yes T184,T200,T201 Yes T184,T200,T201 INOUT
IOB4 Yes Yes T17,T210,T211 Yes T17,T210,T211 INOUT
IOB5 Yes Yes T17,T210,T211 Yes T17,T210,T211 INOUT
IOB6 Yes Yes T184,T35,T200 Yes T184,T35,T200 INOUT
IOB7 Yes Yes T1,T3,T35 Yes T1,T45,T3 INOUT
IOB8 Yes Yes T184,T35,T200 Yes T184,T35,T200 INOUT
IOB9 Yes Yes T212,T213,T35 Yes T212,T213,T35 INOUT
IOB10 Yes Yes T148,T212,T213 Yes T148,T212,T213 INOUT
IOB11 Yes Yes T148,T35,T217 Yes T148,T35,T217 INOUT
IOB12 Yes Yes T148,T35,T217 Yes T148,T35,T217 INOUT
IOC0 Yes Yes T53,T19,T54 Yes T150,T218,T219 INOUT
IOC1 Yes Yes T150,T218,T219 Yes T150,T218,T219 INOUT
IOC2 Yes Yes T150,T218,T219 Yes T150,T218,T219 INOUT
IOC3 Yes Yes T104,T220,T294 Yes T104,T220,T294 INOUT
IOC4 Yes Yes T104,T19,T220 Yes T104,T19,T220 INOUT
IOC5 Yes Yes T70,T55,T223 Yes T70,T55,T223 INOUT
IOC6 Yes Yes T6,T18,T115 Yes T6,T18,T115 INOUT
IOC7 Yes Yes T184,T200,T201 Yes T28,T29,T184 INOUT
IOC8 Yes Yes T70,T55,T223 Yes T70,T55,T223 INOUT
IOC9 Yes Yes T45,T184,T35 Yes T45,T184,T35 INOUT
IOC10 Yes Yes T148,T35,T216 Yes T148,T35,T216 INOUT
IOC11 Yes Yes T148,T35,T216 Yes T148,T35,T216 INOUT
IOC12 Yes Yes T148,T35,T216 Yes T148,T35,T216 INOUT
IOR0 Yes Yes T6,T70,T55 Yes T6,T70,T55 INOUT
IOR1 Yes Yes T6,T55,T18 Yes T6,T55,T18 INOUT
IOR2 Yes Yes T6,T70,T55 Yes T6,T70,T55 INOUT
IOR3 Yes Yes T6,T70,T55 Yes T6,T70,T55 INOUT
IOR4 Yes Yes T6,T70,T55 Yes T6,T70,T55 INOUT
IOR5 Yes Yes T35,T36,T30 Yes T35,T36,T30 INOUT
IOR6 Yes Yes T35,T36,T37 Yes T35,T36,T30 INOUT
IOR7 Yes Yes T35,T36,T37 Yes T35,T36,T37 INOUT
IOR10 Yes Yes T35,T36,T37 Yes T35,T36,T37 INOUT
IOR11 Yes Yes T35,T36,T37 Yes T35,T36,T37 INOUT
IOR12 Yes Yes T35,T36,T37 Yes T35,T36,T37 INOUT
IOR13 Yes Yes T1,T3,T184 Yes T1,T3,T184 INOUT

Line Coverage for Instance : tb.dut
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN21411100.00
CONT_ASSIGN21511100.00
CONT_ASSIGN789100.00
CONT_ASSIGN800100.00
CONT_ASSIGN825100.00
CONT_ASSIGN832100.00
CONT_ASSIGN83911100.00
CONT_ASSIGN84211100.00
CONT_ASSIGN84811100.00
CONT_ASSIGN85011100.00
CONT_ASSIGN854100.00
CONT_ASSIGN85711100.00
CONT_ASSIGN102211100.00
CONT_ASSIGN102311100.00
CONT_ASSIGN102411100.00
CONT_ASSIGN102511100.00
CONT_ASSIGN103211100.00
CONT_ASSIGN104911100.00
CONT_ASSIGN105011100.00
CONT_ASSIGN105111100.00
CONT_ASSIGN105211100.00
CONT_ASSIGN105611100.00
CONT_ASSIGN105711100.00
CONT_ASSIGN105811100.00
CONT_ASSIGN105911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
214 1 1
215 1 1
789 0 1
800 0 1
825 0 1
832 0 1
839 1 1
842 1 1
848 1 1
850 1 1
854 0 1
857 1 1
1022 1 1
1023 1 1
1024 1 1
1025 1 1
1032 1 1
1049 1 1
1050 1 1
1051 1 1
1052 1 1
1056 1 1
1057 1 1
1058 1 1
1059 1 1


Cond Coverage for Instance : tb.dut
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T1,T105

Toggle Coverage for Instance : tb.dut
TotalCoveredPercent
Totals 66 64 96.97
Total Bits 132 130 98.48
Total Bits 0->1 66 66 100.00
Total Bits 1->0 66 64 96.97

Ports 66 64 96.97
Port Bits 132 130 98.48
Port Bits 0->1 66 66 100.00
Port Bits 1->0 66 64 96.97

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
POR_N Yes Yes T6,T18,T19 Yes T4,T5,T6 INOUT
USB_P Yes Yes T28,T29,T33 Yes T28,T29,T33 INOUT
USB_N Yes Yes T28,T29,T33 Yes T28,T29,T33 INOUT
CC1 No No Yes T20,T21,T22 INOUT
CC2 No No Yes T20,T21,T22 INOUT
FLASH_TEST_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE0[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE1[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
OTP_EXT_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV.
SPI_HOST_D0 Yes Yes T23,T24,T25 Yes T23,T24,T25 INOUT
SPI_HOST_D1 Yes Yes T23,T24,T25 Yes T23,T24,T25 INOUT
SPI_HOST_D2 Yes Yes T23,T186,T188 Yes T23,T186,T188 INOUT
SPI_HOST_D3 Yes Yes T23,T186,T188 Yes T23,T186,T188 INOUT
SPI_HOST_CLK Yes Yes T23,T24,T25 Yes T23,T24,T25 INOUT
SPI_HOST_CS_L Yes Yes T23,T24,T25 Yes T23,T24,T25 INOUT
SPI_DEV_D0 Yes Yes T48,T23,T25 Yes T48,T23,T25 INOUT
SPI_DEV_D1 Yes Yes T48,T23,T25 Yes T48,T23,T25 INOUT
SPI_DEV_D2 Yes Yes T23,T186,T188 Yes T23,T186,T188 INOUT
SPI_DEV_D3 Yes Yes T23,T186,T188 Yes T23,T186,T188 INOUT
SPI_DEV_CLK Yes Yes T48,T23,T25 Yes T48,T23,T25 INOUT
SPI_DEV_CS_L Yes Yes T10,T23,T25 Yes T23,T25,T150 INOUT
IOR8 Yes Yes T184,T200,T201 Yes T184,T10,T200 INOUT
IOR9 Yes Yes T200,T201,T30 Yes T45,T184,T10 INOUT
IOA0 Yes Yes T26,T2,T27 Yes T26,T2,T27 INOUT
IOA1 Yes Yes T26,T2,T27 Yes T26,T2,T27 INOUT
IOA2 Yes Yes T148,T2,T35 Yes T148,T2,T35 INOUT
IOA3 Yes Yes T2,T35,T12 Yes T2,T35,T12 INOUT
IOA4 Yes Yes T82,T147,T117 Yes T82,T147,T117 INOUT
IOA5 Yes Yes T82,T147,T117 Yes T82,T147,T117 INOUT
IOA6 Yes Yes T2,T35,T12 Yes T2,T35,T12 INOUT
IOA7 Yes Yes T103,T208,T2 Yes T103,T208,T2 INOUT
IOA8 Yes Yes T103,T208,T2 Yes T103,T208,T2 INOUT
IOB0 Yes Yes T43,T39,T40 Yes T43,T22,T39 INOUT
IOB1 Yes Yes T43,T39,T40 Yes T43,T20,T39 INOUT
IOB2 Yes Yes T39,T40,T41 Yes T39,T40,T41 INOUT
IOB3 Yes Yes T184,T200,T201 Yes T184,T200,T201 INOUT
IOB4 Yes Yes T17,T210,T211 Yes T17,T210,T211 INOUT
IOB5 Yes Yes T17,T210,T211 Yes T17,T210,T211 INOUT
IOB6 Yes Yes T184,T35,T200 Yes T184,T35,T200 INOUT
IOB7 Yes Yes T1,T3,T35 Yes T1,T45,T3 INOUT
IOB8 Yes Yes T184,T35,T200 Yes T184,T35,T200 INOUT
IOB9 Yes Yes T212,T213,T35 Yes T212,T213,T35 INOUT
IOB10 Yes Yes T148,T212,T213 Yes T148,T212,T213 INOUT
IOB11 Yes Yes T148,T35,T217 Yes T148,T35,T217 INOUT
IOB12 Yes Yes T148,T35,T217 Yes T148,T35,T217 INOUT
IOC0 Yes Yes T53,T19,T54 Yes T150,T218,T219 INOUT
IOC1 Yes Yes T150,T218,T219 Yes T150,T218,T219 INOUT
IOC2 Yes Yes T150,T218,T219 Yes T150,T218,T219 INOUT
IOC3 Yes Yes T104,T220,T294 Yes T104,T220,T294 INOUT
IOC4 Yes Yes T104,T19,T220 Yes T104,T19,T220 INOUT
IOC5 Yes Yes T70,T55,T223 Yes T70,T55,T223 INOUT
IOC6 Yes Yes T6,T18,T115 Yes T6,T18,T115 INOUT
IOC7 Yes Yes T184,T200,T201 Yes T28,T29,T184 INOUT
IOC8 Yes Yes T70,T55,T223 Yes T70,T55,T223 INOUT
IOC9 Yes Yes T45,T184,T35 Yes T45,T184,T35 INOUT
IOC10 Yes Yes T148,T35,T216 Yes T148,T35,T216 INOUT
IOC11 Yes Yes T148,T35,T216 Yes T148,T35,T216 INOUT
IOC12 Yes Yes T148,T35,T216 Yes T148,T35,T216 INOUT
IOR0 Yes Yes T6,T70,T55 Yes T6,T70,T55 INOUT
IOR1 Yes Yes T6,T55,T18 Yes T6,T55,T18 INOUT
IOR2 Yes Yes T6,T70,T55 Yes T6,T70,T55 INOUT
IOR3 Yes Yes T6,T70,T55 Yes T6,T70,T55 INOUT
IOR4 Yes Yes T6,T70,T55 Yes T6,T70,T55 INOUT
IOR5 Yes Yes T35,T36,T30 Yes T35,T36,T30 INOUT
IOR6 Yes Yes T35,T36,T37 Yes T35,T36,T30 INOUT
IOR7 Yes Yes T35,T36,T37 Yes T35,T36,T37 INOUT
IOR10 Yes Yes T35,T36,T37 Yes T35,T36,T37 INOUT
IOR11 Yes Yes T35,T36,T37 Yes T35,T36,T37 INOUT
IOR12 Yes Yes T35,T36,T37 Yes T35,T36,T37 INOUT
IOR13 Yes Yes T1,T3,T184 Yes T1,T3,T184 INOUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%