SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
85.06 | 85.06 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.top_earlgrey.u_i2c0 | 84.88 | 84.88 | |||||
tb.dut.top_earlgrey.u_i2c1 | 84.97 | 84.97 | |||||
tb.dut.top_earlgrey.u_i2c2 | 84.97 | 84.97 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
84.88 | 84.88 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
84.88 | 84.88 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
92.12 | 88.53 | 87.83 | 100.00 | top_earlgrey |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
84.97 | 84.97 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
84.97 | 84.97 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
92.12 | 88.53 | 87.83 | 100.00 | top_earlgrey |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
84.97 | 84.97 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
84.97 | 84.97 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
92.12 | 88.53 | 87.83 | 100.00 | top_earlgrey |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 52 | 40 | 76.92 |
Total Bits | 348 | 296 | 85.06 |
Total Bits 0->1 | 174 | 148 | 85.06 |
Total Bits 1->0 | 174 | 148 | 85.06 |
Ports | 52 | 40 | 76.92 |
Port Bits | 348 | 296 | 85.06 |
Port Bits 0->1 | 174 | 148 | 85.06 |
Port Bits 1->0 | 174 | 148 | 85.06 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
rst_ni | Yes | Yes | T6,T17,T18 | Yes | T4,T5,T6 | INPUT |
ram_cfg_i.rf_cfg.cfg[3:0] | No | No | No | INPUT | ||
ram_cfg_i.rf_cfg.cfg_en | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.cfg[3:0] | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.cfg_en | No | No | No | INPUT | ||
tl_i.d_ready | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.data_intg[6:0] | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | INPUT |
tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.instr_type[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.instr_type[2:1] | No | No | No | INPUT | ||
tl_i.a_user.instr_type[3] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_data[31:0] | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | INPUT |
tl_i.a_mask[3:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[1:0] | No | No | No | INPUT | ||
tl_i.a_address[6:2] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[15:7] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[17:16] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[18] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[19] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[29:20] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[30] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_source[5:0] | Yes | Yes | *T22,*T23,*T20 | Yes | T22,T23,T20 | INPUT |
tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_size[1:0] | Yes | Yes | T55,T56,T57 | Yes | T55,T56,T57 | INPUT |
tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_opcode[0] | Yes | Yes | *T22,*T24,*T76 | Yes | T22,T24,T76 | INPUT |
tl_i.a_opcode[1] | No | No | No | INPUT | ||
tl_i.a_opcode[2] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_valid | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | INPUT |
tl_o.a_ready | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_error | No | No | No | OUTPUT | ||
tl_o.d_user.data_intg[6:0] | Yes | Yes | T30,T203,T204 | Yes | T30,T203,T204 | OUTPUT |
tl_o.d_user.rsp_intg[1:0] | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_user.rsp_intg[3:2] | No | No | No | OUTPUT | ||
tl_o.d_user.rsp_intg[5:4] | Yes | Yes | T87,T88,T89 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_user.rsp_intg[6] | No | No | No | OUTPUT | ||
tl_o.d_data[31:0] | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_sink | No | No | No | OUTPUT | ||
tl_o.d_source[0] | No | No | No | OUTPUT | ||
tl_o.d_source[1] | Yes | Yes | *T30,*T87,*T88 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_source[5:2] | No | No | No | OUTPUT | ||
tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_size[0] | No | No | No | OUTPUT | ||
tl_o.d_size[1] | Yes | Yes | T87,T88,T89 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_opcode[0] | Yes | Yes | *T30,*T87,*T88 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_valid | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | OUTPUT |
alert_rx_i[0].ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
alert_rx_i[0].ack_p | Yes | Yes | T27,T29,T74 | Yes | T27,T29,T74 | INPUT |
alert_rx_i[0].ping_n | Yes | Yes | T27,T29,T128 | Yes | T27,T29,T128 | INPUT |
alert_rx_i[0].ping_p | Yes | Yes | T27,T29,T128 | Yes | T27,T29,T128 | INPUT |
alert_tx_o[0].alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
alert_tx_o[0].alert_p | Yes | Yes | T27,T29,T74 | Yes | T27,T29,T74 | OUTPUT |
cio_scl_i | Yes | Yes | T30,T203,T204 | Yes | T30,T203,T204 | INPUT |
cio_scl_o | Unreachable | Unreachable | Unreachable | OUTPUT | ||
cio_scl_en_o | Yes | Yes | T30,T204,T205 | Yes | T30,T204,T205 | OUTPUT |
cio_sda_i | Yes | Yes | T30,T203,T204 | Yes | T30,T203,T204 | INPUT |
cio_sda_o | Unreachable | Unreachable | Unreachable | OUTPUT | ||
cio_sda_en_o | Yes | Yes | T30,T203,T204 | Yes | T30,T203,T204 | OUTPUT |
intr_fmt_threshold_o | Yes | Yes | T30,T204,T175 | Yes | T30,T204,T175 | OUTPUT |
intr_rx_threshold_o | Yes | Yes | T30,T204,T175 | Yes | T30,T204,T175 | OUTPUT |
intr_acq_threshold_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_rx_overflow_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_controller_halt_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_scl_interference_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_sda_interference_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_stretch_timeout_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_sda_unstable_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_cmd_complete_o | Yes | Yes | T30,T203,T204 | Yes | T30,T203,T204 | OUTPUT |
intr_tx_stretch_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_tx_threshold_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_acq_stretch_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_unexp_stop_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_host_timeout_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 52 | 40 | 76.92 |
Total Bits | 344 | 292 | 84.88 |
Total Bits 0->1 | 172 | 146 | 84.88 |
Total Bits 1->0 | 172 | 146 | 84.88 |
Ports | 52 | 40 | 76.92 |
Port Bits | 344 | 292 | 84.88 |
Port Bits 0->1 | 172 | 146 | 84.88 |
Port Bits 1->0 | 172 | 146 | 84.88 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
rst_ni | Yes | Yes | T6,T17,T18 | Yes | T4,T5,T6 | INPUT |
ram_cfg_i.rf_cfg.cfg[3:0] | No | No | No | INPUT | ||
ram_cfg_i.rf_cfg.cfg_en | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.cfg[3:0] | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.cfg_en | No | No | No | INPUT | ||
tl_i.d_ready | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.data_intg[6:0] | Yes | Yes | T87,T88,T175 | Yes | T87,T88,T175 | INPUT |
tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.instr_type[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.instr_type[2:1] | No | No | No | INPUT | ||
tl_i.a_user.instr_type[3] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_data[31:0] | Yes | Yes | T87,T88,T175 | Yes | T87,T88,T175 | INPUT |
tl_i.a_mask[3:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[1:0] | No | No | No | INPUT | ||
tl_i.a_address[6:2] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[18:7] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[19] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[29:20] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[30] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_source[5:0] | Yes | Yes | *T22,*T23,*T20 | Yes | T22,T23,T20 | INPUT |
tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_size[1:0] | Yes | Yes | T55,T56,T57 | Yes | T55,T56,T57 | INPUT |
tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_opcode[0] | Yes | Yes | *T22,*T24,*T76 | Yes | T22,T24,T76 | INPUT |
tl_i.a_opcode[1] | No | No | No | INPUT | ||
tl_i.a_opcode[2] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_valid | Yes | Yes | T87,T88,T175 | Yes | T87,T88,T175 | INPUT |
tl_o.a_ready | Yes | Yes | T87,T88,T175 | Yes | T87,T88,T175 | OUTPUT |
tl_o.d_error | No | No | No | OUTPUT | ||
tl_o.d_user.data_intg[6:0] | Yes | Yes | T175,T206,T207 | Yes | T175,T206,T207 | OUTPUT |
tl_o.d_user.rsp_intg[1:0] | Yes | Yes | T87,T88,T175 | Yes | T87,T88,T175 | OUTPUT |
tl_o.d_user.rsp_intg[3:2] | No | No | No | OUTPUT | ||
tl_o.d_user.rsp_intg[5:4] | Yes | Yes | T87,T88,T89 | Yes | T87,T88,T175 | OUTPUT |
tl_o.d_user.rsp_intg[6] | No | No | No | OUTPUT | ||
tl_o.d_data[31:0] | Yes | Yes | T87,T88,T175 | Yes | T87,T88,T175 | OUTPUT |
tl_o.d_sink | No | No | No | OUTPUT | ||
tl_o.d_source[0] | No | No | No | OUTPUT | ||
tl_o.d_source[1] | Yes | Yes | *T87,*T88,*T175 | Yes | T87,T88,T175 | OUTPUT |
tl_o.d_source[5:2] | No | No | No | OUTPUT | ||
tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_size[0] | No | No | No | OUTPUT | ||
tl_o.d_size[1] | Yes | Yes | T87,T88,T89 | Yes | T87,T88,T175 | OUTPUT |
tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_opcode[0] | Yes | Yes | *T87,*T88,*T175 | Yes | T87,T88,T175 | OUTPUT |
tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_valid | Yes | Yes | T87,T88,T175 | Yes | T87,T88,T175 | OUTPUT |
alert_rx_i[0].ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
alert_rx_i[0].ack_p | Yes | Yes | T27,T29,T74 | Yes | T27,T29,T74 | INPUT |
alert_rx_i[0].ping_n | Yes | Yes | T27,T29,T128 | Yes | T27,T29,T128 | INPUT |
alert_rx_i[0].ping_p | Yes | Yes | T27,T29,T128 | Yes | T27,T29,T128 | INPUT |
alert_tx_o[0].alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
alert_tx_o[0].alert_p | Yes | Yes | T27,T29,T74 | Yes | T27,T29,T74 | OUTPUT |
cio_scl_i | Yes | Yes | T206,T207,T208 | Yes | T206,T207,T208 | INPUT |
cio_scl_o | Unreachable | Unreachable | Unreachable | OUTPUT | ||
cio_scl_en_o | Yes | Yes | T206,T208,T209 | Yes | T206,T208,T209 | OUTPUT |
cio_sda_i | Yes | Yes | T206,T207,T208 | Yes | T206,T207,T208 | INPUT |
cio_sda_o | Unreachable | Unreachable | Unreachable | OUTPUT | ||
cio_sda_en_o | Yes | Yes | T206,T207,T208 | Yes | T206,T207,T208 | OUTPUT |
intr_fmt_threshold_o | Yes | Yes | T175,T206,T176 | Yes | T175,T206,T176 | OUTPUT |
intr_rx_threshold_o | Yes | Yes | T175,T206,T176 | Yes | T175,T206,T176 | OUTPUT |
intr_acq_threshold_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_rx_overflow_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_controller_halt_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_scl_interference_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_sda_interference_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_stretch_timeout_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_sda_unstable_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_cmd_complete_o | Yes | Yes | T175,T206,T207 | Yes | T175,T206,T207 | OUTPUT |
intr_tx_stretch_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_tx_threshold_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_acq_stretch_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_unexp_stop_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_host_timeout_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 52 | 40 | 76.92 |
Total Bits | 346 | 294 | 84.97 |
Total Bits 0->1 | 173 | 147 | 84.97 |
Total Bits 1->0 | 173 | 147 | 84.97 |
Ports | 52 | 40 | 76.92 |
Port Bits | 346 | 294 | 84.97 |
Port Bits 0->1 | 173 | 147 | 84.97 |
Port Bits 1->0 | 173 | 147 | 84.97 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
rst_ni | Yes | Yes | T6,T17,T18 | Yes | T4,T5,T6 | INPUT |
ram_cfg_i.rf_cfg.cfg[3:0] | No | No | No | INPUT | ||
ram_cfg_i.rf_cfg.cfg_en | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.cfg[3:0] | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.cfg_en | No | No | No | INPUT | ||
tl_i.d_ready | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.data_intg[6:0] | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | INPUT |
tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.instr_type[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.instr_type[2:1] | No | No | No | INPUT | ||
tl_i.a_user.instr_type[3] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_data[31:0] | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | INPUT |
tl_i.a_mask[3:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[1:0] | No | No | No | INPUT | ||
tl_i.a_address[6:2] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[15:7] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[16] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[18:17] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[19] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[29:20] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[30] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_source[5:0] | Yes | Yes | *T22,*T23,*T20 | Yes | T22,T23,T20 | INPUT |
tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_size[1:0] | Yes | Yes | T55,T56,T57 | Yes | T55,T56,T57 | INPUT |
tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_opcode[0] | Yes | Yes | *T22,*T24,*T76 | Yes | T22,T24,T76 | INPUT |
tl_i.a_opcode[1] | No | No | No | INPUT | ||
tl_i.a_opcode[2] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_valid | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | INPUT |
tl_o.a_ready | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_error | No | No | No | OUTPUT | ||
tl_o.d_user.data_intg[6:0] | Yes | Yes | T30,T175,T176 | Yes | T30,T175,T176 | OUTPUT |
tl_o.d_user.rsp_intg[1:0] | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_user.rsp_intg[3:2] | No | No | No | OUTPUT | ||
tl_o.d_user.rsp_intg[5:4] | Yes | Yes | T87,T88,T89 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_user.rsp_intg[6] | No | No | No | OUTPUT | ||
tl_o.d_data[31:0] | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_sink | No | No | No | OUTPUT | ||
tl_o.d_source[0] | No | No | No | OUTPUT | ||
tl_o.d_source[1] | Yes | Yes | *T30,*T87,*T88 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_source[5:2] | No | No | No | OUTPUT | ||
tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_size[0] | No | No | No | OUTPUT | ||
tl_o.d_size[1] | Yes | Yes | T87,T88,T89 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_opcode[0] | Yes | Yes | *T30,*T87,*T88 | Yes | T30,T87,T88 | OUTPUT |
tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_valid | Yes | Yes | T30,T87,T88 | Yes | T30,T87,T88 | OUTPUT |
alert_rx_i[0].ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
alert_rx_i[0].ack_p | Yes | Yes | T27,T29,T140 | Yes | T27,T29,T140 | INPUT |
alert_rx_i[0].ping_n | Yes | Yes | T27,T29,T128 | Yes | T27,T29,T128 | INPUT |
alert_rx_i[0].ping_p | Yes | Yes | T27,T29,T128 | Yes | T27,T29,T128 | INPUT |
alert_tx_o[0].alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
alert_tx_o[0].alert_p | Yes | Yes | T27,T29,T140 | Yes | T27,T29,T140 | OUTPUT |
cio_scl_i | Yes | Yes | T30,T210,T211 | Yes | T30,T210,T211 | INPUT |
cio_scl_o | Unreachable | Unreachable | Unreachable | OUTPUT | ||
cio_scl_en_o | Yes | Yes | T30,T210,T211 | Yes | T30,T210,T211 | OUTPUT |
cio_sda_i | Yes | Yes | T30,T210,T211 | Yes | T30,T210,T211 | INPUT |
cio_sda_o | Unreachable | Unreachable | Unreachable | OUTPUT | ||
cio_sda_en_o | Yes | Yes | T30,T210,T211 | Yes | T30,T210,T211 | OUTPUT |
intr_fmt_threshold_o | Yes | Yes | T30,T175,T176 | Yes | T30,T175,T176 | OUTPUT |
intr_rx_threshold_o | Yes | Yes | T30,T175,T176 | Yes | T30,T175,T176 | OUTPUT |
intr_acq_threshold_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_rx_overflow_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_controller_halt_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_scl_interference_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_sda_interference_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_stretch_timeout_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_sda_unstable_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_cmd_complete_o | Yes | Yes | T30,T175,T176 | Yes | T30,T175,T176 | OUTPUT |
intr_tx_stretch_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_tx_threshold_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_acq_stretch_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_unexp_stop_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_host_timeout_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 52 | 40 | 76.92 |
Total Bits | 346 | 294 | 84.97 |
Total Bits 0->1 | 173 | 147 | 84.97 |
Total Bits 1->0 | 173 | 147 | 84.97 |
Ports | 52 | 40 | 76.92 |
Port Bits | 346 | 294 | 84.97 |
Port Bits 0->1 | 173 | 147 | 84.97 |
Port Bits 1->0 | 173 | 147 | 84.97 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
rst_ni | Yes | Yes | T6,T17,T18 | Yes | T4,T5,T6 | INPUT |
ram_cfg_i.rf_cfg.cfg[3:0] | No | No | No | INPUT | ||
ram_cfg_i.rf_cfg.cfg_en | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.cfg[3:0] | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.cfg_en | No | No | No | INPUT | ||
tl_i.d_ready | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.data_intg[6:0] | Yes | Yes | T87,T88,T203 | Yes | T87,T88,T203 | INPUT |
tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.instr_type[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.instr_type[2:1] | No | No | No | INPUT | ||
tl_i.a_user.instr_type[3] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_data[31:0] | Yes | Yes | T87,T88,T203 | Yes | T87,T88,T203 | INPUT |
tl_i.a_mask[3:0] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[1:0] | No | No | No | INPUT | ||
tl_i.a_address[6:2] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[16:7] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[17] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[18] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[19] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[29:20] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[30] | Yes | Yes | *T4,*T5,*T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_source[5:0] | Yes | Yes | *T22,*T23,*T20 | Yes | T22,T23,T20 | INPUT |
tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_size[1:0] | Yes | Yes | T55,T56,T57 | Yes | T55,T56,T57 | INPUT |
tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_opcode[0] | Yes | Yes | *T22,*T24,*T76 | Yes | T22,T24,T76 | INPUT |
tl_i.a_opcode[1] | No | No | No | INPUT | ||
tl_i.a_opcode[2] | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
tl_i.a_valid | Yes | Yes | T87,T88,T203 | Yes | T87,T88,T203 | INPUT |
tl_o.a_ready | Yes | Yes | T87,T88,T203 | Yes | T87,T88,T203 | OUTPUT |
tl_o.d_error | No | No | No | OUTPUT | ||
tl_o.d_user.data_intg[6:0] | Yes | Yes | T203,T204,T175 | Yes | T203,T204,T175 | OUTPUT |
tl_o.d_user.rsp_intg[1:0] | Yes | Yes | T87,T88,T203 | Yes | T87,T88,T203 | OUTPUT |
tl_o.d_user.rsp_intg[3:2] | No | No | No | OUTPUT | ||
tl_o.d_user.rsp_intg[5:4] | Yes | Yes | T87,T88,T89 | Yes | T87,T88,T203 | OUTPUT |
tl_o.d_user.rsp_intg[6] | No | No | No | OUTPUT | ||
tl_o.d_data[31:0] | Yes | Yes | T87,T88,T203 | Yes | T87,T88,T203 | OUTPUT |
tl_o.d_sink | No | No | No | OUTPUT | ||
tl_o.d_source[0] | No | No | No | OUTPUT | ||
tl_o.d_source[1] | Yes | Yes | *T87,*T88,*T203 | Yes | T87,T88,T203 | OUTPUT |
tl_o.d_source[5:2] | No | No | No | OUTPUT | ||
tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_size[0] | No | No | No | OUTPUT | ||
tl_o.d_size[1] | Yes | Yes | T87,T88,T89 | Yes | T87,T88,T203 | OUTPUT |
tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_opcode[0] | Yes | Yes | *T87,*T88,*T203 | Yes | T87,T88,T203 | OUTPUT |
tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_valid | Yes | Yes | T87,T88,T203 | Yes | T87,T88,T203 | OUTPUT |
alert_rx_i[0].ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
alert_rx_i[0].ack_p | Yes | Yes | T27,T29,T128 | Yes | T27,T29,T128 | INPUT |
alert_rx_i[0].ping_n | Yes | Yes | T27,T29,T128 | Yes | T27,T29,T128 | INPUT |
alert_rx_i[0].ping_p | Yes | Yes | T27,T29,T128 | Yes | T27,T29,T128 | INPUT |
alert_tx_o[0].alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
alert_tx_o[0].alert_p | Yes | Yes | T27,T29,T128 | Yes | T27,T29,T128 | OUTPUT |
cio_scl_i | Yes | Yes | T203,T204,T205 | Yes | T203,T204,T205 | INPUT |
cio_scl_o | Unreachable | Unreachable | Unreachable | OUTPUT | ||
cio_scl_en_o | Yes | Yes | T204,T205,T212 | Yes | T204,T205,T212 | OUTPUT |
cio_sda_i | Yes | Yes | T203,T204,T205 | Yes | T203,T204,T205 | INPUT |
cio_sda_o | Unreachable | Unreachable | Unreachable | OUTPUT | ||
cio_sda_en_o | Yes | Yes | T203,T204,T205 | Yes | T203,T204,T205 | OUTPUT |
intr_fmt_threshold_o | Yes | Yes | T204,T175,T205 | Yes | T204,T175,T205 | OUTPUT |
intr_rx_threshold_o | Yes | Yes | T204,T175,T205 | Yes | T204,T175,T205 | OUTPUT |
intr_acq_threshold_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_rx_overflow_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_controller_halt_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_scl_interference_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_sda_interference_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_stretch_timeout_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_sda_unstable_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_cmd_complete_o | Yes | Yes | T203,T204,T175 | Yes | T203,T204,T175 | OUTPUT |
intr_tx_stretch_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_tx_threshold_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_acq_stretch_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_unexp_stop_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
intr_host_timeout_o | Yes | Yes | T175,T176,T177 | Yes | T175,T176,T177 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |