Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
113 |
0 |
0 |
T1 |
4070 |
8 |
0 |
0 |
T2 |
0 |
8 |
0 |
0 |
T3 |
26275 |
6 |
0 |
0 |
T7 |
0 |
8 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T12 |
23394 |
6 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
0 |
9 |
0 |
0 |
T15 |
0 |
16 |
0 |
0 |
T16 |
0 |
6 |
0 |
0 |
T28 |
513 |
0 |
0 |
0 |
T33 |
2583 |
0 |
0 |
0 |
T71 |
279 |
0 |
0 |
0 |
T86 |
827 |
0 |
0 |
0 |
T99 |
1138 |
0 |
0 |
0 |
T141 |
0 |
8 |
0 |
0 |
T142 |
0 |
8 |
0 |
0 |
T143 |
585 |
0 |
0 |
0 |
T144 |
484 |
0 |
0 |
0 |
T145 |
531 |
0 |
0 |
0 |
T146 |
686 |
0 |
0 |
0 |
T172 |
44866 |
0 |
0 |
0 |
T403 |
67785 |
0 |
0 |
0 |
T404 |
53861 |
0 |
0 |
0 |
T405 |
99101 |
0 |
0 |
0 |
T406 |
21128 |
0 |
0 |
0 |
T407 |
112453 |
0 |
0 |
0 |
T408 |
23147 |
0 |
0 |
0 |
T409 |
84221 |
0 |
0 |
0 |
T410 |
27372 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
122 |
0 |
0 |
T1 |
158161 |
8 |
0 |
0 |
T2 |
0 |
8 |
0 |
0 |
T3 |
566 |
7 |
0 |
0 |
T7 |
0 |
8 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T12 |
23394 |
7 |
0 |
0 |
T13 |
0 |
7 |
0 |
0 |
T14 |
0 |
10 |
0 |
0 |
T15 |
0 |
16 |
0 |
0 |
T16 |
0 |
7 |
0 |
0 |
T28 |
38099 |
0 |
0 |
0 |
T33 |
277108 |
0 |
0 |
0 |
T71 |
11536 |
0 |
0 |
0 |
T86 |
54712 |
0 |
0 |
0 |
T99 |
97185 |
0 |
0 |
0 |
T141 |
0 |
8 |
0 |
0 |
T142 |
0 |
8 |
0 |
0 |
T143 |
41971 |
0 |
0 |
0 |
T144 |
29812 |
0 |
0 |
0 |
T145 |
37083 |
0 |
0 |
0 |
T146 |
42731 |
0 |
0 |
0 |
T172 |
44866 |
0 |
0 |
0 |
T336 |
0 |
1 |
0 |
0 |
T403 |
67785 |
0 |
0 |
0 |
T404 |
53861 |
0 |
0 |
0 |
T405 |
99101 |
0 |
0 |
0 |
T406 |
21128 |
0 |
0 |
0 |
T407 |
112453 |
0 |
0 |
0 |
T408 |
23147 |
0 |
0 |
0 |
T409 |
84221 |
0 |
0 |
0 |
T410 |
27372 |
0 |
0 |
0 |