Toggle Coverage for Module :
i2c
| Total | Covered | Percent |
Totals |
54 |
48 |
88.89 |
Total Bits |
352 |
328 |
93.18 |
Total Bits 0->1 |
176 |
164 |
93.18 |
Total Bits 1->0 |
176 |
164 |
93.18 |
| | | |
Ports |
54 |
48 |
88.89 |
Port Bits |
352 |
328 |
93.18 |
Port Bits 0->1 |
176 |
164 |
93.18 |
Port Bits 1->0 |
176 |
164 |
93.18 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_ni |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
ram_cfg_i.rf_cfg.cfg[3:0] |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.rf_cfg.cfg_en |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.rf_cfg.test |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.ram_cfg.cfg[3:0] |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.ram_cfg.cfg_en |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.ram_cfg.test |
No |
No |
|
No |
|
INPUT |
tl_i.d_ready |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T6,T352,T396 |
Yes |
T6,T352,T396 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T6,T352,T396 |
Yes |
T6,T352,T396 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[6:0] |
Yes |
Yes |
*T75,*T76,*T77 |
Yes |
T75,T76,T77 |
INPUT |
tl_i.a_address[15:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[17:16] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[18] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[19] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T58,*T68,*T78 |
Yes |
T58,T68,T78 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T79,T80,T81 |
Yes |
T79,T80,T81 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T6,T59,T352 |
Yes |
T6,T59,T352 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T6,T59,T352 |
Yes |
T6,T59,T352 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T6,T352,T346 |
Yes |
T6,T352,T346 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T6,T352,T396 |
Yes |
T6,T59,T352 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T6,T352,T396 |
Yes |
T6,T59,T352 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T79,*T81,*T75 |
Yes |
T79,T81,T75 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T6,*T352,*T396 |
Yes |
T6,T352,T396 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T6,T59,T352 |
Yes |
T6,T59,T352 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T5,T59,T82 |
Yes |
T5,T59,T82 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T82,T83,T209 |
Yes |
T82,T83,T209 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T82,T83,T209 |
Yes |
T82,T83,T209 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T5,T59,T82 |
Yes |
T5,T59,T82 |
OUTPUT |
cio_scl_i |
Yes |
Yes |
T352,T346,T397 |
Yes |
T352,T346,T397 |
INPUT |
cio_scl_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_scl_en_o |
Yes |
Yes |
T352,T346,T397 |
Yes |
T352,T346,T397 |
OUTPUT |
cio_sda_i |
Yes |
Yes |
T352,T346,T397 |
Yes |
T352,T346,T397 |
INPUT |
cio_sda_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_sda_en_o |
Yes |
Yes |
T352,T346,T397 |
Yes |
T352,T346,T397 |
OUTPUT |
intr_fmt_threshold_o |
Yes |
Yes |
T6,T352,T346 |
Yes |
T6,T352,T346 |
OUTPUT |
intr_rx_threshold_o |
Yes |
Yes |
T6,T352,T346 |
Yes |
T6,T352,T346 |
OUTPUT |
intr_acq_threshold_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_controller_halt_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_scl_interference_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_sda_interference_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_stretch_timeout_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_sda_unstable_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_cmd_complete_o |
Yes |
Yes |
T6,T352,T346 |
Yes |
T6,T352,T346 |
OUTPUT |
intr_tx_stretch_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_tx_threshold_o |
Yes |
Yes |
T6,T345,T81 |
Yes |
T6,T345,T81 |
OUTPUT |
intr_acq_stretch_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_unexp_stop_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_host_timeout_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c0
| Total | Covered | Percent |
Totals |
54 |
48 |
88.89 |
Total Bits |
348 |
324 |
93.10 |
Total Bits 0->1 |
174 |
162 |
93.10 |
Total Bits 1->0 |
174 |
162 |
93.10 |
| | | |
Ports |
54 |
48 |
88.89 |
Port Bits |
348 |
324 |
93.10 |
Port Bits 0->1 |
174 |
162 |
93.10 |
Port Bits 1->0 |
174 |
162 |
93.10 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_ni |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
ram_cfg_i.rf_cfg.cfg[3:0] |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.rf_cfg.cfg_en |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.rf_cfg.test |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.ram_cfg.cfg[3:0] |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.ram_cfg.cfg_en |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.ram_cfg.test |
No |
No |
|
No |
|
INPUT |
tl_i.d_ready |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T6,T396,T345 |
Yes |
T6,T396,T345 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T6,T396,T345 |
Yes |
T6,T396,T345 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[6:0] |
Yes |
Yes |
*T75,*T76,*T77 |
Yes |
T75,T76,T77 |
INPUT |
tl_i.a_address[18:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[19] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T58,*T68,*T78 |
Yes |
T58,T68,T78 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T79,T80,T81 |
Yes |
T79,T80,T81 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T6,T59,T60 |
Yes |
T6,T59,T60 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T6,T59,T60 |
Yes |
T6,T59,T60 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T6,T345,T356 |
Yes |
T6,T345,T356 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T6,T396,T345 |
Yes |
T6,T59,T60 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T6,T396,T345 |
Yes |
T6,T59,T60 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T79,*T81,*T75 |
Yes |
T79,T81,T75 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T6,*T396,*T345 |
Yes |
T6,T396,T345 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T6,T59,T60 |
Yes |
T6,T59,T60 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T59,T82,T398 |
Yes |
T59,T82,T398 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T82,T83,T209 |
Yes |
T82,T83,T209 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T82,T83,T209 |
Yes |
T82,T83,T209 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T59,T82,T398 |
Yes |
T59,T82,T398 |
OUTPUT |
cio_scl_i |
Yes |
Yes |
T356,T357,T358 |
Yes |
T356,T357,T358 |
INPUT |
cio_scl_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_scl_en_o |
Yes |
Yes |
T356,T79,T357 |
Yes |
T356,T79,T357 |
OUTPUT |
cio_sda_i |
Yes |
Yes |
T356,T357,T358 |
Yes |
T356,T357,T358 |
INPUT |
cio_sda_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_sda_en_o |
Yes |
Yes |
T356,T79,T357 |
Yes |
T356,T79,T357 |
OUTPUT |
intr_fmt_threshold_o |
Yes |
Yes |
T6,T345,T356 |
Yes |
T6,T345,T356 |
OUTPUT |
intr_rx_threshold_o |
Yes |
Yes |
T6,T345,T356 |
Yes |
T6,T345,T356 |
OUTPUT |
intr_acq_threshold_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_controller_halt_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_scl_interference_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_sda_interference_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_stretch_timeout_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_sda_unstable_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_cmd_complete_o |
Yes |
Yes |
T6,T345,T356 |
Yes |
T6,T345,T356 |
OUTPUT |
intr_tx_stretch_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_tx_threshold_o |
Yes |
Yes |
T6,T345,T81 |
Yes |
T6,T345,T81 |
OUTPUT |
intr_acq_stretch_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_unexp_stop_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_host_timeout_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c1
| Total | Covered | Percent |
Totals |
54 |
48 |
88.89 |
Total Bits |
350 |
326 |
93.14 |
Total Bits 0->1 |
175 |
163 |
93.14 |
Total Bits 1->0 |
175 |
163 |
93.14 |
| | | |
Ports |
54 |
48 |
88.89 |
Port Bits |
350 |
326 |
93.14 |
Port Bits 0->1 |
175 |
163 |
93.14 |
Port Bits 1->0 |
175 |
163 |
93.14 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_ni |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
ram_cfg_i.rf_cfg.cfg[3:0] |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.rf_cfg.cfg_en |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.rf_cfg.test |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.ram_cfg.cfg[3:0] |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.ram_cfg.cfg_en |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.ram_cfg.test |
No |
No |
|
No |
|
INPUT |
tl_i.d_ready |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T6,T396,T346 |
Yes |
T6,T396,T346 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T6,T396,T346 |
Yes |
T6,T396,T346 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[6:0] |
Yes |
Yes |
*T75,*T76,*T77 |
Yes |
T75,T76,T77 |
INPUT |
tl_i.a_address[15:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[16] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[18:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[19] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T58,*T68,*T78 |
Yes |
T58,T68,T78 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T79,T80,T81 |
Yes |
T79,T80,T81 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T6,T59,T60 |
Yes |
T6,T59,T60 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T6,T59,T60 |
Yes |
T6,T59,T60 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T6,T346,T345 |
Yes |
T6,T346,T345 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T6,T396,T346 |
Yes |
T6,T59,T60 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T6,T396,T346 |
Yes |
T6,T59,T60 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T79,*T81,*T75 |
Yes |
T79,T81,T75 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T6,*T396,*T346 |
Yes |
T6,T396,T346 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T6,T59,T60 |
Yes |
T6,T59,T60 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T5,T59,T82 |
Yes |
T5,T59,T82 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T82,T83,T209 |
Yes |
T82,T83,T209 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T82,T83,T209 |
Yes |
T82,T83,T209 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T5,T59,T82 |
Yes |
T5,T59,T82 |
OUTPUT |
cio_scl_i |
Yes |
Yes |
T346,T359,T351 |
Yes |
T346,T359,T351 |
INPUT |
cio_scl_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_scl_en_o |
Yes |
Yes |
T346,T351,T81 |
Yes |
T346,T351,T81 |
OUTPUT |
cio_sda_i |
Yes |
Yes |
T346,T359,T351 |
Yes |
T346,T359,T351 |
INPUT |
cio_sda_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_sda_en_o |
Yes |
Yes |
T346,T359,T79 |
Yes |
T346,T359,T79 |
OUTPUT |
intr_fmt_threshold_o |
Yes |
Yes |
T6,T346,T345 |
Yes |
T6,T346,T345 |
OUTPUT |
intr_rx_threshold_o |
Yes |
Yes |
T6,T346,T345 |
Yes |
T6,T346,T345 |
OUTPUT |
intr_acq_threshold_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_controller_halt_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_scl_interference_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_sda_interference_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_stretch_timeout_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_sda_unstable_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_cmd_complete_o |
Yes |
Yes |
T6,T346,T345 |
Yes |
T6,T346,T345 |
OUTPUT |
intr_tx_stretch_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_tx_threshold_o |
Yes |
Yes |
T6,T345,T81 |
Yes |
T6,T345,T81 |
OUTPUT |
intr_acq_stretch_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_unexp_stop_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_host_timeout_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c2
| Total | Covered | Percent |
Totals |
54 |
48 |
88.89 |
Total Bits |
350 |
326 |
93.14 |
Total Bits 0->1 |
175 |
163 |
93.14 |
Total Bits 1->0 |
175 |
163 |
93.14 |
| | | |
Ports |
54 |
48 |
88.89 |
Port Bits |
350 |
326 |
93.14 |
Port Bits 0->1 |
175 |
163 |
93.14 |
Port Bits 1->0 |
175 |
163 |
93.14 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_ni |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
ram_cfg_i.rf_cfg.cfg[3:0] |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.rf_cfg.cfg_en |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.rf_cfg.test |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.ram_cfg.cfg[3:0] |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.ram_cfg.cfg_en |
No |
No |
|
No |
|
INPUT |
ram_cfg_i.ram_cfg.test |
No |
No |
|
No |
|
INPUT |
tl_i.d_ready |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T6,T352,T396 |
Yes |
T6,T352,T396 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T6,T352,T396 |
Yes |
T6,T352,T396 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[6:0] |
Yes |
Yes |
*T75,*T76,*T77 |
Yes |
T75,T76,T77 |
INPUT |
tl_i.a_address[16:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[17] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[18] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[19] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T58,*T68,*T78 |
Yes |
T58,T68,T78 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T79,T80,T81 |
Yes |
T79,T80,T81 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T6,T59,T352 |
Yes |
T6,T59,T352 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T6,T59,T352 |
Yes |
T6,T59,T352 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T6,T352,T345 |
Yes |
T6,T352,T345 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T6,T352,T396 |
Yes |
T6,T59,T352 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T6,T352,T396 |
Yes |
T6,T59,T352 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T79,*T81,*T75 |
Yes |
T79,T81,T75 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T6,*T352,*T396 |
Yes |
T6,T352,T396 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T6,T59,T352 |
Yes |
T6,T59,T352 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T59,T82,T399 |
Yes |
T59,T82,T399 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T82,T83,T209 |
Yes |
T82,T83,T209 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T82,T83,T209 |
Yes |
T82,T83,T209 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T59,T82,T399 |
Yes |
T59,T82,T399 |
OUTPUT |
cio_scl_i |
Yes |
Yes |
T352,T397,T400 |
Yes |
T352,T397,T400 |
INPUT |
cio_scl_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_scl_en_o |
Yes |
Yes |
T352,T397,T81 |
Yes |
T352,T397,T81 |
OUTPUT |
cio_sda_i |
Yes |
Yes |
T352,T397,T400 |
Yes |
T352,T397,T400 |
INPUT |
cio_sda_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_sda_en_o |
Yes |
Yes |
T352,T397,T400 |
Yes |
T352,T397,T400 |
OUTPUT |
intr_fmt_threshold_o |
Yes |
Yes |
T6,T352,T345 |
Yes |
T6,T352,T345 |
OUTPUT |
intr_rx_threshold_o |
Yes |
Yes |
T6,T352,T345 |
Yes |
T6,T352,T345 |
OUTPUT |
intr_acq_threshold_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_controller_halt_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_scl_interference_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_sda_interference_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_stretch_timeout_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_sda_unstable_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_cmd_complete_o |
Yes |
Yes |
T6,T352,T345 |
Yes |
T6,T352,T345 |
OUTPUT |
intr_tx_stretch_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_tx_threshold_o |
Yes |
Yes |
T6,T345,T81 |
Yes |
T6,T345,T81 |
OUTPUT |
intr_acq_stretch_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_unexp_stop_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
intr_host_timeout_o |
Yes |
Yes |
T6,T345,T347 |
Yes |
T6,T345,T347 |
OUTPUT |
*Tests covering at least one bit in the range