Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T9,T148,T149 |
1 | 1 | Covered | T148,T150,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T148,T150,T392 |
1 | 1 | Covered | T9,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1792917 |
294 |
0 |
0 |
T9 |
3687 |
1 |
0 |
0 |
T90 |
825 |
0 |
0 |
0 |
T148 |
0 |
10 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
7 |
0 |
0 |
T159 |
619 |
0 |
0 |
0 |
T324 |
631 |
0 |
0 |
0 |
T333 |
428 |
0 |
0 |
0 |
T392 |
0 |
6 |
0 |
0 |
T393 |
0 |
3 |
0 |
0 |
T394 |
0 |
7 |
0 |
0 |
T395 |
0 |
11 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
435 |
0 |
0 |
0 |
T428 |
462 |
0 |
0 |
0 |
T429 |
499 |
0 |
0 |
0 |
T430 |
1619 |
0 |
0 |
0 |
T431 |
837 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145465172 |
294 |
0 |
0 |
T9 |
404309 |
1 |
0 |
0 |
T90 |
70993 |
0 |
0 |
0 |
T148 |
0 |
10 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
7 |
0 |
0 |
T159 |
42644 |
0 |
0 |
0 |
T324 |
43192 |
0 |
0 |
0 |
T333 |
24063 |
0 |
0 |
0 |
T392 |
0 |
6 |
0 |
0 |
T393 |
0 |
3 |
0 |
0 |
T394 |
0 |
7 |
0 |
0 |
T395 |
0 |
11 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
24493 |
0 |
0 |
0 |
T428 |
26796 |
0 |
0 |
0 |
T429 |
19201 |
0 |
0 |
0 |
T430 |
105867 |
0 |
0 |
0 |
T431 |
46760 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T9,T148,T149 |
1 | 1 | Covered | T148,T150,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T148,T150,T392 |
1 | 1 | Covered | T9,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145465172 |
294 |
0 |
0 |
T9 |
404309 |
1 |
0 |
0 |
T90 |
70993 |
0 |
0 |
0 |
T148 |
0 |
10 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
7 |
0 |
0 |
T159 |
42644 |
0 |
0 |
0 |
T324 |
43192 |
0 |
0 |
0 |
T333 |
24063 |
0 |
0 |
0 |
T392 |
0 |
6 |
0 |
0 |
T393 |
0 |
3 |
0 |
0 |
T394 |
0 |
7 |
0 |
0 |
T395 |
0 |
11 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
24493 |
0 |
0 |
0 |
T428 |
26796 |
0 |
0 |
0 |
T429 |
19201 |
0 |
0 |
0 |
T430 |
105867 |
0 |
0 |
0 |
T431 |
46760 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1792917 |
294 |
0 |
0 |
T9 |
3687 |
1 |
0 |
0 |
T90 |
825 |
0 |
0 |
0 |
T148 |
0 |
10 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
7 |
0 |
0 |
T159 |
619 |
0 |
0 |
0 |
T324 |
631 |
0 |
0 |
0 |
T333 |
428 |
0 |
0 |
0 |
T392 |
0 |
6 |
0 |
0 |
T393 |
0 |
3 |
0 |
0 |
T394 |
0 |
7 |
0 |
0 |
T395 |
0 |
11 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
435 |
0 |
0 |
0 |
T428 |
462 |
0 |
0 |
0 |
T429 |
499 |
0 |
0 |
0 |
T430 |
1619 |
0 |
0 |
0 |
T431 |
837 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T9,T148,T149 |
1 | 1 | Covered | T148,T150,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T148,T150,T393 |
1 | 1 | Covered | T9,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1792917 |
269 |
0 |
0 |
T9 |
3687 |
1 |
0 |
0 |
T90 |
825 |
0 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
5 |
0 |
0 |
T159 |
619 |
0 |
0 |
0 |
T324 |
631 |
0 |
0 |
0 |
T333 |
428 |
0 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
6 |
0 |
0 |
T394 |
0 |
9 |
0 |
0 |
T395 |
0 |
7 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
435 |
0 |
0 |
0 |
T428 |
462 |
0 |
0 |
0 |
T429 |
499 |
0 |
0 |
0 |
T430 |
1619 |
0 |
0 |
0 |
T431 |
837 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145465172 |
269 |
0 |
0 |
T9 |
404309 |
1 |
0 |
0 |
T90 |
70993 |
0 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
5 |
0 |
0 |
T159 |
42644 |
0 |
0 |
0 |
T324 |
43192 |
0 |
0 |
0 |
T333 |
24063 |
0 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
6 |
0 |
0 |
T394 |
0 |
9 |
0 |
0 |
T395 |
0 |
7 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
24493 |
0 |
0 |
0 |
T428 |
26796 |
0 |
0 |
0 |
T429 |
19201 |
0 |
0 |
0 |
T430 |
105867 |
0 |
0 |
0 |
T431 |
46760 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T9,T148,T149 |
1 | 1 | Covered | T148,T150,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T148,T150,T393 |
1 | 1 | Covered | T9,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145465172 |
269 |
0 |
0 |
T9 |
404309 |
1 |
0 |
0 |
T90 |
70993 |
0 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
5 |
0 |
0 |
T159 |
42644 |
0 |
0 |
0 |
T324 |
43192 |
0 |
0 |
0 |
T333 |
24063 |
0 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
6 |
0 |
0 |
T394 |
0 |
9 |
0 |
0 |
T395 |
0 |
7 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
24493 |
0 |
0 |
0 |
T428 |
26796 |
0 |
0 |
0 |
T429 |
19201 |
0 |
0 |
0 |
T430 |
105867 |
0 |
0 |
0 |
T431 |
46760 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1792917 |
269 |
0 |
0 |
T9 |
3687 |
1 |
0 |
0 |
T90 |
825 |
0 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
5 |
0 |
0 |
T159 |
619 |
0 |
0 |
0 |
T324 |
631 |
0 |
0 |
0 |
T333 |
428 |
0 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
6 |
0 |
0 |
T394 |
0 |
9 |
0 |
0 |
T395 |
0 |
7 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
435 |
0 |
0 |
0 |
T428 |
462 |
0 |
0 |
0 |
T429 |
499 |
0 |
0 |
0 |
T430 |
1619 |
0 |
0 |
0 |
T431 |
837 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T9,T148,T149 |
1 | 1 | Covered | T148,T150,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T148,T150,T392 |
1 | 1 | Covered | T9,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1792917 |
243 |
0 |
0 |
T9 |
3687 |
1 |
0 |
0 |
T90 |
825 |
0 |
0 |
0 |
T148 |
0 |
11 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
3 |
0 |
0 |
T159 |
619 |
0 |
0 |
0 |
T324 |
631 |
0 |
0 |
0 |
T333 |
428 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T395 |
0 |
3 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
435 |
0 |
0 |
0 |
T428 |
462 |
0 |
0 |
0 |
T429 |
499 |
0 |
0 |
0 |
T430 |
1619 |
0 |
0 |
0 |
T431 |
837 |
0 |
0 |
0 |
T453 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145465172 |
243 |
0 |
0 |
T9 |
404309 |
1 |
0 |
0 |
T90 |
70993 |
0 |
0 |
0 |
T148 |
0 |
11 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
3 |
0 |
0 |
T159 |
42644 |
0 |
0 |
0 |
T324 |
43192 |
0 |
0 |
0 |
T333 |
24063 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T395 |
0 |
3 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
24493 |
0 |
0 |
0 |
T428 |
26796 |
0 |
0 |
0 |
T429 |
19201 |
0 |
0 |
0 |
T430 |
105867 |
0 |
0 |
0 |
T431 |
46760 |
0 |
0 |
0 |
T453 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T9,T148,T149 |
1 | 1 | Covered | T148,T150,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T148,T150,T392 |
1 | 1 | Covered | T9,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145465172 |
243 |
0 |
0 |
T9 |
404309 |
1 |
0 |
0 |
T90 |
70993 |
0 |
0 |
0 |
T148 |
0 |
11 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
3 |
0 |
0 |
T159 |
42644 |
0 |
0 |
0 |
T324 |
43192 |
0 |
0 |
0 |
T333 |
24063 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T395 |
0 |
3 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
24493 |
0 |
0 |
0 |
T428 |
26796 |
0 |
0 |
0 |
T429 |
19201 |
0 |
0 |
0 |
T430 |
105867 |
0 |
0 |
0 |
T431 |
46760 |
0 |
0 |
0 |
T453 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1792917 |
243 |
0 |
0 |
T9 |
3687 |
1 |
0 |
0 |
T90 |
825 |
0 |
0 |
0 |
T148 |
0 |
11 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
3 |
0 |
0 |
T159 |
619 |
0 |
0 |
0 |
T324 |
631 |
0 |
0 |
0 |
T333 |
428 |
0 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T395 |
0 |
3 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
435 |
0 |
0 |
0 |
T428 |
462 |
0 |
0 |
0 |
T429 |
499 |
0 |
0 |
0 |
T430 |
1619 |
0 |
0 |
0 |
T431 |
837 |
0 |
0 |
0 |
T453 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T9,T148,T149 |
1 | 1 | Covered | T148,T150,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T148,T150,T392 |
1 | 1 | Covered | T9,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1792917 |
228 |
0 |
0 |
T9 |
3687 |
1 |
0 |
0 |
T90 |
825 |
0 |
0 |
0 |
T148 |
0 |
11 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
10 |
0 |
0 |
T159 |
619 |
0 |
0 |
0 |
T324 |
631 |
0 |
0 |
0 |
T333 |
428 |
0 |
0 |
0 |
T392 |
0 |
3 |
0 |
0 |
T393 |
0 |
5 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
4 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
435 |
0 |
0 |
0 |
T428 |
462 |
0 |
0 |
0 |
T429 |
499 |
0 |
0 |
0 |
T430 |
1619 |
0 |
0 |
0 |
T431 |
837 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145465172 |
229 |
0 |
0 |
T9 |
404309 |
1 |
0 |
0 |
T90 |
70993 |
0 |
0 |
0 |
T148 |
0 |
11 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
10 |
0 |
0 |
T159 |
42644 |
0 |
0 |
0 |
T324 |
43192 |
0 |
0 |
0 |
T333 |
24063 |
0 |
0 |
0 |
T392 |
0 |
3 |
0 |
0 |
T393 |
0 |
5 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
4 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
24493 |
0 |
0 |
0 |
T428 |
26796 |
0 |
0 |
0 |
T429 |
19201 |
0 |
0 |
0 |
T430 |
105867 |
0 |
0 |
0 |
T431 |
46760 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T9,T148,T149 |
1 | 1 | Covered | T148,T150,T392 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T148,T150,T392 |
1 | 1 | Covered | T9,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145465172 |
229 |
0 |
0 |
T9 |
404309 |
1 |
0 |
0 |
T90 |
70993 |
0 |
0 |
0 |
T148 |
0 |
11 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
10 |
0 |
0 |
T159 |
42644 |
0 |
0 |
0 |
T324 |
43192 |
0 |
0 |
0 |
T333 |
24063 |
0 |
0 |
0 |
T392 |
0 |
3 |
0 |
0 |
T393 |
0 |
5 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
4 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
24493 |
0 |
0 |
0 |
T428 |
26796 |
0 |
0 |
0 |
T429 |
19201 |
0 |
0 |
0 |
T430 |
105867 |
0 |
0 |
0 |
T431 |
46760 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1792917 |
229 |
0 |
0 |
T9 |
3687 |
1 |
0 |
0 |
T90 |
825 |
0 |
0 |
0 |
T148 |
0 |
11 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
10 |
0 |
0 |
T159 |
619 |
0 |
0 |
0 |
T324 |
631 |
0 |
0 |
0 |
T333 |
428 |
0 |
0 |
0 |
T392 |
0 |
3 |
0 |
0 |
T393 |
0 |
5 |
0 |
0 |
T394 |
0 |
1 |
0 |
0 |
T395 |
0 |
4 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
435 |
0 |
0 |
0 |
T428 |
462 |
0 |
0 |
0 |
T429 |
499 |
0 |
0 |
0 |
T430 |
1619 |
0 |
0 |
0 |
T431 |
837 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T9,T148,T149 |
1 | 1 | Covered | T148,T392,T394 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T148,T392,T394 |
1 | 1 | Covered | T9,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1792917 |
282 |
0 |
0 |
T9 |
3687 |
1 |
0 |
0 |
T90 |
825 |
0 |
0 |
0 |
T148 |
0 |
13 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T159 |
619 |
0 |
0 |
0 |
T324 |
631 |
0 |
0 |
0 |
T333 |
428 |
0 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T394 |
0 |
9 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
435 |
0 |
0 |
0 |
T428 |
462 |
0 |
0 |
0 |
T429 |
499 |
0 |
0 |
0 |
T430 |
1619 |
0 |
0 |
0 |
T431 |
837 |
0 |
0 |
0 |
T453 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145465172 |
282 |
0 |
0 |
T9 |
404309 |
1 |
0 |
0 |
T90 |
70993 |
0 |
0 |
0 |
T148 |
0 |
13 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T159 |
42644 |
0 |
0 |
0 |
T324 |
43192 |
0 |
0 |
0 |
T333 |
24063 |
0 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T394 |
0 |
9 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
24493 |
0 |
0 |
0 |
T428 |
26796 |
0 |
0 |
0 |
T429 |
19201 |
0 |
0 |
0 |
T430 |
105867 |
0 |
0 |
0 |
T431 |
46760 |
0 |
0 |
0 |
T453 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T9,T148,T149 |
1 | 1 | Covered | T148,T392,T394 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T148,T149 |
1 | 0 | Covered | T148,T392,T394 |
1 | 1 | Covered | T9,T148,T149 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145465172 |
282 |
0 |
0 |
T9 |
404309 |
1 |
0 |
0 |
T90 |
70993 |
0 |
0 |
0 |
T148 |
0 |
13 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T159 |
42644 |
0 |
0 |
0 |
T324 |
43192 |
0 |
0 |
0 |
T333 |
24063 |
0 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T394 |
0 |
9 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
24493 |
0 |
0 |
0 |
T428 |
26796 |
0 |
0 |
0 |
T429 |
19201 |
0 |
0 |
0 |
T430 |
105867 |
0 |
0 |
0 |
T431 |
46760 |
0 |
0 |
0 |
T453 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1792917 |
282 |
0 |
0 |
T9 |
3687 |
1 |
0 |
0 |
T90 |
825 |
0 |
0 |
0 |
T148 |
0 |
13 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
1 |
0 |
0 |
T159 |
619 |
0 |
0 |
0 |
T324 |
631 |
0 |
0 |
0 |
T333 |
428 |
0 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T394 |
0 |
9 |
0 |
0 |
T395 |
0 |
5 |
0 |
0 |
T415 |
0 |
1 |
0 |
0 |
T416 |
0 |
1 |
0 |
0 |
T427 |
435 |
0 |
0 |
0 |
T428 |
462 |
0 |
0 |
0 |
T429 |
499 |
0 |
0 |
0 |
T430 |
1619 |
0 |
0 |
0 |
T431 |
837 |
0 |
0 |
0 |
T453 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1792917 |
256 |
0 |
0 |
T1 |
1262 |
2 |
0 |
0 |
T2 |
1286 |
2 |
0 |
0 |
T3 |
0 |
6 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T15 |
0 |
5 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
620 |
0 |
0 |
0 |
T101 |
978 |
0 |
0 |
0 |
T102 |
2211 |
0 |
0 |
0 |
T103 |
928 |
0 |
0 |
0 |
T104 |
1254 |
0 |
0 |
0 |
T105 |
4296 |
0 |
0 |
0 |
T106 |
599 |
0 |
0 |
0 |
T107 |
2655 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145465172 |
259 |
0 |
0 |
T1 |
48761 |
2 |
0 |
0 |
T2 |
51138 |
2 |
0 |
0 |
T3 |
0 |
7 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T15 |
0 |
6 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
37696 |
0 |
0 |
0 |
T101 |
86343 |
0 |
0 |
0 |
T102 |
231334 |
0 |
0 |
0 |
T103 |
84111 |
0 |
0 |
0 |
T104 |
73381 |
0 |
0 |
0 |
T105 |
491102 |
0 |
0 |
0 |
T106 |
41826 |
0 |
0 |
0 |
T107 |
296275 |
0 |
0 |
0 |
T413 |
0 |
2 |
0 |
0 |
T414 |
0 |
4 |
0 |
0 |