Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_ni |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
rst_shadowed_ni |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
clk_main_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_main_ni |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
clk_io_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_io_ni |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
clk_usb_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_usb_ni |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
clk_aon_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_aon_ni |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
rst_io_div2_ni |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
rst_io_div4_ni |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
rst_root_ni |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
rst_root_main_ni |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
rst_root_io_ni |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
rst_root_io_div2_ni |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
rst_root_io_div4_ni |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
rst_root_usb_ni |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T188,T59,T211 |
Yes |
T188,T59,T211 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T4,T86,T115 |
Yes |
T4,T86,T115 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[6:0] |
Yes |
Yes |
*T75,*T76,*T77 |
Yes |
T75,T76,T77 |
INPUT |
tl_i.a_address[16:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[17] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[21:18] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[22] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T4,*T5,*T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T58,*T68,*T78 |
Yes |
T58,T68,T78 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T79,T80,T81 |
Yes |
T79,T80,T81 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T211,T26,T121 |
Yes |
T211,T26,T121 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T75,*T76,*T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T75,T76,T77 |
Yes |
T75,T76,T77 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T188,*T211,*T26 |
Yes |
T188,T211,T26 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T59,T82,T737 |
Yes |
T59,T82,T737 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T82,T83,T85 |
Yes |
T82,T83,T85 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T82,T83,T85 |
Yes |
T82,T83,T85 |
INPUT |
alert_rx_i[1].ack_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
alert_rx_i[1].ack_p |
Yes |
Yes |
T59,T82,T106 |
Yes |
T59,T82,T106 |
INPUT |
alert_rx_i[1].ping_n |
Yes |
Yes |
T82,T106,T83 |
Yes |
T82,T83,T85 |
INPUT |
alert_rx_i[1].ping_p |
Yes |
Yes |
T82,T83,T85 |
Yes |
T82,T106,T83 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T59,T82,T737 |
Yes |
T59,T82,T737 |
OUTPUT |
alert_tx_o[1].alert_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
alert_tx_o[1].alert_p |
Yes |
Yes |
T59,T82,T106 |
Yes |
T59,T82,T106 |
OUTPUT |
pwr_i.usb_ip_clk_en |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
pwr_i.io_ip_clk_en |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
pwr_i.main_ip_clk_en |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
INPUT |
pwr_o.usb_status |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
pwr_o.io_status |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
pwr_o.main_status |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
scanmode_i[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
lc_hw_debug_en_i[3:0] |
Yes |
Yes |
T5,T42,T18 |
Yes |
T4,T5,T6 |
INPUT |
lc_clk_byp_req_i[3:0] |
Yes |
Yes |
T18,T119,T120 |
Yes |
T18,T57,T118 |
INPUT |
lc_clk_byp_ack_o[3:0] |
Yes |
Yes |
T18,T119,T120 |
Yes |
T18,T57,T118 |
OUTPUT |
io_clk_byp_req_o[3:0] |
Yes |
Yes |
T18,T57,T118 |
Yes |
T18,T119,T120 |
OUTPUT |
io_clk_byp_ack_i[3:0] |
Yes |
Yes |
T18,T57,T118 |
Yes |
T18,T119,T120 |
INPUT |
all_clk_byp_req_o[3:0] |
Yes |
Yes |
T121,T122,T28 |
Yes |
T121,T123,T124 |
OUTPUT |
all_clk_byp_ack_i[3:0] |
Yes |
Yes |
T121,T122,T28 |
Yes |
T121,T123,T124 |
INPUT |
hi_speed_sel_o[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
calib_rdy_i[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T5,T17,T42 |
INPUT |
jitter_en_o[3:0] |
Yes |
Yes |
T4,T86,T115 |
Yes |
T116,T113,T117 |
OUTPUT |
div_step_down_req_i[3:0] |
Yes |
Yes |
T18,T57,T118 |
Yes |
T18,T121,T119 |
INPUT |
cg_en_o.usb_peri[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.io_peri[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.io_div2_peri[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.io_div4_peri[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.io_div4_timers[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.main_secure[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.io_div4_secure[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.io_div2_infra[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.io_infra[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.usb_infra[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.main_infra[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.io_div4_infra[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.main_otbn[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.main_kmac[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.main_hmac[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.main_aes[3:0] |
Yes |
Yes |
T5,T17,T42 |
Yes |
T4,T5,T6 |
OUTPUT |
cg_en_o.aon_timers[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cg_en_o.aon_peri[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cg_en_o.aon_secure[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cg_en_o.io_div2_powerup[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cg_en_o.usb_powerup[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cg_en_o.io_powerup[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cg_en_o.main_powerup[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cg_en_o.aon_powerup[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cg_en_o.io_div4_powerup[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
clocks_o.clk_usb_peri |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_io_peri |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_io_div2_peri |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_io_div4_peri |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_io_div4_timers |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_main_secure |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_io_div4_secure |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_io_div2_infra |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_io_infra |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_usb_infra |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_main_infra |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_io_div4_infra |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_main_otbn |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_main_kmac |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_main_hmac |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_main_aes |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_aon_timers |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_aon_peri |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_aon_secure |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_io_div2_powerup |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_usb_powerup |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_io_powerup |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_main_powerup |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_aon_powerup |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
clocks_o.clk_io_div4_powerup |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |