Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T12,T13 |
1 | 0 | Covered | T7,T12,T13 |
1 | 1 | Covered | T7,T12,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T12,T13 |
1 | 0 | Covered | T7,T12,T13 |
1 | 1 | Covered | T7,T12,T13 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
172 |
0 |
0 |
T7 |
492 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T112 |
825 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T152 |
914 |
0 |
0 |
0 |
T164 |
1496 |
0 |
0 |
0 |
T201 |
1608 |
0 |
0 |
0 |
T238 |
490 |
0 |
0 |
0 |
T338 |
843 |
0 |
0 |
0 |
T345 |
799 |
0 |
0 |
0 |
T360 |
0 |
5 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T384 |
525 |
0 |
0 |
0 |
T385 |
414 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
172 |
0 |
0 |
T7 |
27340 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T112 |
69463 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T152 |
56807 |
0 |
0 |
0 |
T164 |
62432 |
0 |
0 |
0 |
T201 |
115404 |
0 |
0 |
0 |
T238 |
25744 |
0 |
0 |
0 |
T338 |
66174 |
0 |
0 |
0 |
T345 |
54027 |
0 |
0 |
0 |
T360 |
0 |
5 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T384 |
35881 |
0 |
0 |
0 |
T385 |
19832 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T12,T13 |
1 | 0 | Covered | T7,T12,T13 |
1 | 1 | Covered | T7,T12,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T12,T13 |
1 | 0 | Covered | T7,T12,T13 |
1 | 1 | Covered | T7,T12,T13 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
172 |
0 |
0 |
T7 |
27340 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T112 |
69463 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T152 |
56807 |
0 |
0 |
0 |
T164 |
62432 |
0 |
0 |
0 |
T201 |
115404 |
0 |
0 |
0 |
T238 |
25744 |
0 |
0 |
0 |
T338 |
66174 |
0 |
0 |
0 |
T345 |
54027 |
0 |
0 |
0 |
T360 |
0 |
5 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T384 |
35881 |
0 |
0 |
0 |
T385 |
19832 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
172 |
0 |
0 |
T7 |
492 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T112 |
825 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T152 |
914 |
0 |
0 |
0 |
T164 |
1496 |
0 |
0 |
0 |
T201 |
1608 |
0 |
0 |
0 |
T238 |
490 |
0 |
0 |
0 |
T338 |
843 |
0 |
0 |
0 |
T345 |
799 |
0 |
0 |
0 |
T360 |
0 |
5 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T384 |
525 |
0 |
0 |
0 |
T385 |
414 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T15,T117,T360 |
1 | 0 | Covered | T15,T117,T360 |
1 | 1 | Covered | T15,T117,T360 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T15,T117,T360 |
1 | 0 | Covered | T15,T117,T360 |
1 | 1 | Covered | T15,T117,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
204 |
0 |
0 |
T15 |
995 |
2 |
0 |
0 |
T81 |
2027 |
0 |
0 |
0 |
T113 |
1276 |
0 |
0 |
0 |
T117 |
0 |
6 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T211 |
871 |
0 |
0 |
0 |
T235 |
633 |
0 |
0 |
0 |
T305 |
858 |
0 |
0 |
0 |
T327 |
554 |
0 |
0 |
0 |
T360 |
0 |
7 |
0 |
0 |
T361 |
0 |
9 |
0 |
0 |
T362 |
0 |
4 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T388 |
2954 |
0 |
0 |
0 |
T389 |
6262 |
0 |
0 |
0 |
T390 |
431 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
205 |
0 |
0 |
T15 |
44332 |
3 |
0 |
0 |
T81 |
141641 |
0 |
0 |
0 |
T113 |
119193 |
0 |
0 |
0 |
T117 |
0 |
6 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T211 |
49090 |
0 |
0 |
0 |
T235 |
35755 |
0 |
0 |
0 |
T305 |
62108 |
0 |
0 |
0 |
T327 |
39255 |
0 |
0 |
0 |
T360 |
0 |
7 |
0 |
0 |
T361 |
0 |
9 |
0 |
0 |
T362 |
0 |
4 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T388 |
323595 |
0 |
0 |
0 |
T389 |
737448 |
0 |
0 |
0 |
T390 |
24199 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T15,T117,T360 |
1 | 0 | Covered | T15,T117,T360 |
1 | 1 | Covered | T15,T117,T360 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T15,T117,T360 |
1 | 0 | Covered | T15,T117,T360 |
1 | 1 | Covered | T15,T117,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
204 |
0 |
0 |
T15 |
44332 |
2 |
0 |
0 |
T81 |
141641 |
0 |
0 |
0 |
T113 |
119193 |
0 |
0 |
0 |
T117 |
0 |
6 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T211 |
49090 |
0 |
0 |
0 |
T235 |
35755 |
0 |
0 |
0 |
T305 |
62108 |
0 |
0 |
0 |
T327 |
39255 |
0 |
0 |
0 |
T360 |
0 |
7 |
0 |
0 |
T361 |
0 |
9 |
0 |
0 |
T362 |
0 |
4 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T388 |
323595 |
0 |
0 |
0 |
T389 |
737448 |
0 |
0 |
0 |
T390 |
24199 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
204 |
0 |
0 |
T15 |
995 |
2 |
0 |
0 |
T81 |
2027 |
0 |
0 |
0 |
T113 |
1276 |
0 |
0 |
0 |
T117 |
0 |
6 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T211 |
871 |
0 |
0 |
0 |
T235 |
633 |
0 |
0 |
0 |
T305 |
858 |
0 |
0 |
0 |
T327 |
554 |
0 |
0 |
0 |
T360 |
0 |
7 |
0 |
0 |
T361 |
0 |
9 |
0 |
0 |
T362 |
0 |
4 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T388 |
2954 |
0 |
0 |
0 |
T389 |
6262 |
0 |
0 |
0 |
T390 |
431 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T360,T366,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T360,T366,T362 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
180 |
0 |
0 |
T117 |
2956 |
1 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
7 |
0 |
0 |
T361 |
2962 |
5 |
0 |
0 |
T362 |
5963 |
7 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
181 |
0 |
0 |
T117 |
315288 |
1 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
7 |
0 |
0 |
T361 |
315269 |
5 |
0 |
0 |
T362 |
667451 |
7 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T360,T366,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T360,T366,T362 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
180 |
0 |
0 |
T117 |
315288 |
1 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
7 |
0 |
0 |
T361 |
315269 |
5 |
0 |
0 |
T362 |
667451 |
7 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
10 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
180 |
0 |
0 |
T117 |
2956 |
1 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
7 |
0 |
0 |
T361 |
2962 |
5 |
0 |
0 |
T362 |
5963 |
7 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T117,T360 |
1 | 0 | Covered | T11,T117,T360 |
1 | 1 | Covered | T11,T117,T360 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T117,T360 |
1 | 0 | Covered | T11,T117,T360 |
1 | 1 | Covered | T11,T117,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
219 |
0 |
0 |
T11 |
427 |
2 |
0 |
0 |
T117 |
0 |
13 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T151 |
701 |
0 |
0 |
0 |
T168 |
356 |
0 |
0 |
0 |
T360 |
0 |
10 |
0 |
0 |
T361 |
0 |
12 |
0 |
0 |
T362 |
0 |
17 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T392 |
424 |
0 |
0 |
0 |
T393 |
2249 |
0 |
0 |
0 |
T394 |
503 |
0 |
0 |
0 |
T395 |
915 |
0 |
0 |
0 |
T396 |
8729 |
0 |
0 |
0 |
T397 |
525 |
0 |
0 |
0 |
T398 |
2369 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
220 |
0 |
0 |
T11 |
20226 |
3 |
0 |
0 |
T117 |
0 |
13 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T151 |
45208 |
0 |
0 |
0 |
T168 |
21769 |
0 |
0 |
0 |
T360 |
0 |
10 |
0 |
0 |
T361 |
0 |
12 |
0 |
0 |
T362 |
0 |
17 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T392 |
20079 |
0 |
0 |
0 |
T393 |
226549 |
0 |
0 |
0 |
T394 |
40442 |
0 |
0 |
0 |
T395 |
87701 |
0 |
0 |
0 |
T396 |
956602 |
0 |
0 |
0 |
T397 |
40035 |
0 |
0 |
0 |
T398 |
264024 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T117,T360 |
1 | 0 | Covered | T11,T117,T360 |
1 | 1 | Covered | T11,T117,T360 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T117,T360 |
1 | 0 | Covered | T11,T117,T360 |
1 | 1 | Covered | T11,T117,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
219 |
0 |
0 |
T11 |
20226 |
2 |
0 |
0 |
T117 |
0 |
13 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T151 |
45208 |
0 |
0 |
0 |
T168 |
21769 |
0 |
0 |
0 |
T360 |
0 |
10 |
0 |
0 |
T361 |
0 |
12 |
0 |
0 |
T362 |
0 |
17 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T392 |
20079 |
0 |
0 |
0 |
T393 |
226549 |
0 |
0 |
0 |
T394 |
40442 |
0 |
0 |
0 |
T395 |
87701 |
0 |
0 |
0 |
T396 |
956602 |
0 |
0 |
0 |
T397 |
40035 |
0 |
0 |
0 |
T398 |
264024 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
219 |
0 |
0 |
T11 |
427 |
2 |
0 |
0 |
T117 |
0 |
13 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T151 |
701 |
0 |
0 |
0 |
T168 |
356 |
0 |
0 |
0 |
T360 |
0 |
10 |
0 |
0 |
T361 |
0 |
12 |
0 |
0 |
T362 |
0 |
17 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T392 |
424 |
0 |
0 |
0 |
T393 |
2249 |
0 |
0 |
0 |
T394 |
503 |
0 |
0 |
0 |
T395 |
915 |
0 |
0 |
0 |
T396 |
8729 |
0 |
0 |
0 |
T397 |
525 |
0 |
0 |
0 |
T398 |
2369 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
162 |
0 |
0 |
T117 |
2956 |
5 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
2 |
0 |
0 |
T361 |
2962 |
10 |
0 |
0 |
T362 |
5963 |
9 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
162 |
0 |
0 |
T117 |
315288 |
5 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
2 |
0 |
0 |
T361 |
315269 |
10 |
0 |
0 |
T362 |
667451 |
9 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
162 |
0 |
0 |
T117 |
315288 |
5 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
2 |
0 |
0 |
T361 |
315269 |
10 |
0 |
0 |
T362 |
667451 |
9 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
162 |
0 |
0 |
T117 |
2956 |
5 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
2 |
0 |
0 |
T361 |
2962 |
10 |
0 |
0 |
T362 |
5963 |
9 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T10 |
1 | 0 | Covered | T1,T3,T10 |
1 | 1 | Covered | T1,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T10 |
1 | 0 | Covered | T1,T3,T10 |
1 | 1 | Covered | T1,T3,T10 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
199 |
0 |
0 |
T1 |
4452 |
2 |
0 |
0 |
T2 |
408 |
0 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T65 |
1336 |
0 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
339 |
0 |
0 |
0 |
T97 |
524 |
0 |
0 |
0 |
T98 |
524 |
0 |
0 |
0 |
T99 |
409 |
0 |
0 |
0 |
T100 |
1661 |
0 |
0 |
0 |
T101 |
5681 |
0 |
0 |
0 |
T102 |
458 |
0 |
0 |
0 |
T117 |
0 |
2 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
200 |
0 |
0 |
T1 |
178064 |
2 |
0 |
0 |
T2 |
23923 |
0 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T65 |
53688 |
0 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
15839 |
0 |
0 |
0 |
T97 |
39969 |
0 |
0 |
0 |
T98 |
36402 |
0 |
0 |
0 |
T99 |
22785 |
0 |
0 |
0 |
T100 |
142548 |
0 |
0 |
0 |
T101 |
670234 |
0 |
0 |
0 |
T102 |
20621 |
0 |
0 |
0 |
T117 |
0 |
2 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T10 |
1 | 0 | Covered | T1,T3,T10 |
1 | 1 | Covered | T1,T3,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T10 |
1 | 0 | Covered | T1,T3,T10 |
1 | 1 | Covered | T1,T3,T10 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
199 |
0 |
0 |
T1 |
178064 |
2 |
0 |
0 |
T2 |
23923 |
0 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T65 |
53688 |
0 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
15839 |
0 |
0 |
0 |
T97 |
39969 |
0 |
0 |
0 |
T98 |
36402 |
0 |
0 |
0 |
T99 |
22785 |
0 |
0 |
0 |
T100 |
142548 |
0 |
0 |
0 |
T101 |
670234 |
0 |
0 |
0 |
T102 |
20621 |
0 |
0 |
0 |
T117 |
0 |
2 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
199 |
0 |
0 |
T1 |
4452 |
2 |
0 |
0 |
T2 |
408 |
0 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T65 |
1336 |
0 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
339 |
0 |
0 |
0 |
T97 |
524 |
0 |
0 |
0 |
T98 |
524 |
0 |
0 |
0 |
T99 |
409 |
0 |
0 |
0 |
T100 |
1661 |
0 |
0 |
0 |
T101 |
5681 |
0 |
0 |
0 |
T102 |
458 |
0 |
0 |
0 |
T117 |
0 |
2 |
0 |
0 |
T382 |
0 |
2 |
0 |
0 |
T383 |
0 |
2 |
0 |
0 |
T386 |
0 |
2 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
182 |
0 |
0 |
T117 |
2956 |
2 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
8 |
0 |
0 |
T361 |
2962 |
2 |
0 |
0 |
T362 |
5963 |
17 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
184 |
0 |
0 |
T117 |
315288 |
2 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
9 |
0 |
0 |
T361 |
315269 |
2 |
0 |
0 |
T362 |
667451 |
17 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
183 |
0 |
0 |
T117 |
315288 |
2 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
8 |
0 |
0 |
T361 |
315269 |
2 |
0 |
0 |
T362 |
667451 |
17 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
183 |
0 |
0 |
T117 |
2956 |
2 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
8 |
0 |
0 |
T361 |
2962 |
2 |
0 |
0 |
T362 |
5963 |
17 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T360,T365 |
1 | 0 | Covered | T2,T360,T365 |
1 | 1 | Covered | T2,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T360,T365 |
1 | 0 | Covered | T2,T360,T366 |
1 | 1 | Covered | T2,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
192 |
0 |
0 |
T2 |
408 |
2 |
0 |
0 |
T18 |
2620 |
0 |
0 |
0 |
T63 |
847 |
0 |
0 |
0 |
T102 |
458 |
0 |
0 |
0 |
T118 |
874 |
0 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T148 |
363 |
0 |
0 |
0 |
T197 |
458 |
0 |
0 |
0 |
T202 |
1562 |
0 |
0 |
0 |
T233 |
689 |
0 |
0 |
0 |
T360 |
0 |
9 |
0 |
0 |
T361 |
0 |
4 |
0 |
0 |
T362 |
0 |
15 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T376 |
0 |
3 |
0 |
0 |
T400 |
404 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
193 |
0 |
0 |
T2 |
23923 |
3 |
0 |
0 |
T18 |
289971 |
0 |
0 |
0 |
T63 |
70495 |
0 |
0 |
0 |
T102 |
20621 |
0 |
0 |
0 |
T118 |
61028 |
0 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T148 |
22015 |
0 |
0 |
0 |
T197 |
21166 |
0 |
0 |
0 |
T202 |
163283 |
0 |
0 |
0 |
T233 |
42768 |
0 |
0 |
0 |
T360 |
0 |
9 |
0 |
0 |
T361 |
0 |
4 |
0 |
0 |
T362 |
0 |
15 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T376 |
0 |
3 |
0 |
0 |
T400 |
24149 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T360,T365 |
1 | 0 | Covered | T2,T360,T365 |
1 | 1 | Covered | T2,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T360,T365 |
1 | 0 | Covered | T2,T360,T366 |
1 | 1 | Covered | T2,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
192 |
0 |
0 |
T2 |
23923 |
2 |
0 |
0 |
T18 |
289971 |
0 |
0 |
0 |
T63 |
70495 |
0 |
0 |
0 |
T102 |
20621 |
0 |
0 |
0 |
T118 |
61028 |
0 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T148 |
22015 |
0 |
0 |
0 |
T197 |
21166 |
0 |
0 |
0 |
T202 |
163283 |
0 |
0 |
0 |
T233 |
42768 |
0 |
0 |
0 |
T360 |
0 |
9 |
0 |
0 |
T361 |
0 |
4 |
0 |
0 |
T362 |
0 |
15 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T376 |
0 |
3 |
0 |
0 |
T400 |
24149 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
192 |
0 |
0 |
T2 |
408 |
2 |
0 |
0 |
T18 |
2620 |
0 |
0 |
0 |
T63 |
847 |
0 |
0 |
0 |
T102 |
458 |
0 |
0 |
0 |
T118 |
874 |
0 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T148 |
363 |
0 |
0 |
0 |
T197 |
458 |
0 |
0 |
0 |
T202 |
1562 |
0 |
0 |
0 |
T233 |
689 |
0 |
0 |
0 |
T360 |
0 |
9 |
0 |
0 |
T361 |
0 |
4 |
0 |
0 |
T362 |
0 |
15 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T376 |
0 |
3 |
0 |
0 |
T400 |
404 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T12,T13 |
1 | 0 | Covered | T7,T12,T13 |
1 | 1 | Covered | T360,T366,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T12,T13 |
1 | 0 | Covered | T360,T366,T362 |
1 | 1 | Covered | T7,T12,T13 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
182 |
0 |
0 |
T7 |
492 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T112 |
825 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T152 |
914 |
0 |
0 |
0 |
T164 |
1496 |
0 |
0 |
0 |
T201 |
1608 |
0 |
0 |
0 |
T238 |
490 |
0 |
0 |
0 |
T338 |
843 |
0 |
0 |
0 |
T345 |
799 |
0 |
0 |
0 |
T360 |
0 |
4 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T384 |
525 |
0 |
0 |
0 |
T385 |
414 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
182 |
0 |
0 |
T7 |
27340 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T112 |
69463 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T152 |
56807 |
0 |
0 |
0 |
T164 |
62432 |
0 |
0 |
0 |
T201 |
115404 |
0 |
0 |
0 |
T238 |
25744 |
0 |
0 |
0 |
T338 |
66174 |
0 |
0 |
0 |
T345 |
54027 |
0 |
0 |
0 |
T360 |
0 |
4 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T384 |
35881 |
0 |
0 |
0 |
T385 |
19832 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T12,T13 |
1 | 0 | Covered | T7,T12,T13 |
1 | 1 | Covered | T360,T366,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T12,T13 |
1 | 0 | Covered | T360,T366,T362 |
1 | 1 | Covered | T7,T12,T13 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
182 |
0 |
0 |
T7 |
27340 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T112 |
69463 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T152 |
56807 |
0 |
0 |
0 |
T164 |
62432 |
0 |
0 |
0 |
T201 |
115404 |
0 |
0 |
0 |
T238 |
25744 |
0 |
0 |
0 |
T338 |
66174 |
0 |
0 |
0 |
T345 |
54027 |
0 |
0 |
0 |
T360 |
0 |
4 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T384 |
35881 |
0 |
0 |
0 |
T385 |
19832 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
182 |
0 |
0 |
T7 |
492 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T112 |
825 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T152 |
914 |
0 |
0 |
0 |
T164 |
1496 |
0 |
0 |
0 |
T201 |
1608 |
0 |
0 |
0 |
T238 |
490 |
0 |
0 |
0 |
T338 |
843 |
0 |
0 |
0 |
T345 |
799 |
0 |
0 |
0 |
T360 |
0 |
4 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T384 |
525 |
0 |
0 |
0 |
T385 |
414 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T15,T117,T360 |
1 | 0 | Covered | T15,T117,T360 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T15,T117,T360 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T15,T117,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
187 |
0 |
0 |
T15 |
995 |
1 |
0 |
0 |
T81 |
2027 |
0 |
0 |
0 |
T113 |
1276 |
0 |
0 |
0 |
T117 |
0 |
2 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T211 |
871 |
0 |
0 |
0 |
T235 |
633 |
0 |
0 |
0 |
T305 |
858 |
0 |
0 |
0 |
T327 |
554 |
0 |
0 |
0 |
T360 |
0 |
5 |
0 |
0 |
T361 |
0 |
7 |
0 |
0 |
T362 |
0 |
11 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T388 |
2954 |
0 |
0 |
0 |
T389 |
6262 |
0 |
0 |
0 |
T390 |
431 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
187 |
0 |
0 |
T15 |
44332 |
1 |
0 |
0 |
T81 |
141641 |
0 |
0 |
0 |
T113 |
119193 |
0 |
0 |
0 |
T117 |
0 |
2 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T211 |
49090 |
0 |
0 |
0 |
T235 |
35755 |
0 |
0 |
0 |
T305 |
62108 |
0 |
0 |
0 |
T327 |
39255 |
0 |
0 |
0 |
T360 |
0 |
5 |
0 |
0 |
T361 |
0 |
7 |
0 |
0 |
T362 |
0 |
11 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T388 |
323595 |
0 |
0 |
0 |
T389 |
737448 |
0 |
0 |
0 |
T390 |
24199 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T15,T117,T360 |
1 | 0 | Covered | T15,T117,T360 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T15,T117,T360 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T15,T117,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
187 |
0 |
0 |
T15 |
44332 |
1 |
0 |
0 |
T81 |
141641 |
0 |
0 |
0 |
T113 |
119193 |
0 |
0 |
0 |
T117 |
0 |
2 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T211 |
49090 |
0 |
0 |
0 |
T235 |
35755 |
0 |
0 |
0 |
T305 |
62108 |
0 |
0 |
0 |
T327 |
39255 |
0 |
0 |
0 |
T360 |
0 |
5 |
0 |
0 |
T361 |
0 |
7 |
0 |
0 |
T362 |
0 |
11 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T388 |
323595 |
0 |
0 |
0 |
T389 |
737448 |
0 |
0 |
0 |
T390 |
24199 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
187 |
0 |
0 |
T15 |
995 |
1 |
0 |
0 |
T81 |
2027 |
0 |
0 |
0 |
T113 |
1276 |
0 |
0 |
0 |
T117 |
0 |
2 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T211 |
871 |
0 |
0 |
0 |
T235 |
633 |
0 |
0 |
0 |
T305 |
858 |
0 |
0 |
0 |
T327 |
554 |
0 |
0 |
0 |
T360 |
0 |
5 |
0 |
0 |
T361 |
0 |
7 |
0 |
0 |
T362 |
0 |
11 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T388 |
2954 |
0 |
0 |
0 |
T389 |
6262 |
0 |
0 |
0 |
T390 |
431 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T360,T366,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T360,T366,T362 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
206 |
0 |
0 |
T117 |
2956 |
1 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
7 |
0 |
0 |
T361 |
2962 |
5 |
0 |
0 |
T362 |
5963 |
3 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
206 |
0 |
0 |
T117 |
315288 |
1 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
7 |
0 |
0 |
T361 |
315269 |
5 |
0 |
0 |
T362 |
667451 |
3 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T360,T366,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T360,T366,T362 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
206 |
0 |
0 |
T117 |
315288 |
1 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
7 |
0 |
0 |
T361 |
315269 |
5 |
0 |
0 |
T362 |
667451 |
3 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
206 |
0 |
0 |
T117 |
2956 |
1 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
7 |
0 |
0 |
T361 |
2962 |
5 |
0 |
0 |
T362 |
5963 |
3 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T117,T360 |
1 | 0 | Covered | T11,T117,T360 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T117,T360 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T11,T117,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
217 |
0 |
0 |
T11 |
427 |
1 |
0 |
0 |
T117 |
0 |
5 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T151 |
701 |
0 |
0 |
0 |
T168 |
356 |
0 |
0 |
0 |
T360 |
0 |
10 |
0 |
0 |
T361 |
0 |
5 |
0 |
0 |
T362 |
0 |
10 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T392 |
424 |
0 |
0 |
0 |
T393 |
2249 |
0 |
0 |
0 |
T394 |
503 |
0 |
0 |
0 |
T395 |
915 |
0 |
0 |
0 |
T396 |
8729 |
0 |
0 |
0 |
T397 |
525 |
0 |
0 |
0 |
T398 |
2369 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
217 |
0 |
0 |
T11 |
20226 |
1 |
0 |
0 |
T117 |
0 |
5 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T151 |
45208 |
0 |
0 |
0 |
T168 |
21769 |
0 |
0 |
0 |
T360 |
0 |
10 |
0 |
0 |
T361 |
0 |
5 |
0 |
0 |
T362 |
0 |
10 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T392 |
20079 |
0 |
0 |
0 |
T393 |
226549 |
0 |
0 |
0 |
T394 |
40442 |
0 |
0 |
0 |
T395 |
87701 |
0 |
0 |
0 |
T396 |
956602 |
0 |
0 |
0 |
T397 |
40035 |
0 |
0 |
0 |
T398 |
264024 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T117,T360 |
1 | 0 | Covered | T11,T117,T360 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T117,T360 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T11,T117,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
217 |
0 |
0 |
T11 |
20226 |
1 |
0 |
0 |
T117 |
0 |
5 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T151 |
45208 |
0 |
0 |
0 |
T168 |
21769 |
0 |
0 |
0 |
T360 |
0 |
10 |
0 |
0 |
T361 |
0 |
5 |
0 |
0 |
T362 |
0 |
10 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T392 |
20079 |
0 |
0 |
0 |
T393 |
226549 |
0 |
0 |
0 |
T394 |
40442 |
0 |
0 |
0 |
T395 |
87701 |
0 |
0 |
0 |
T396 |
956602 |
0 |
0 |
0 |
T397 |
40035 |
0 |
0 |
0 |
T398 |
264024 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
217 |
0 |
0 |
T11 |
427 |
1 |
0 |
0 |
T117 |
0 |
5 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T151 |
701 |
0 |
0 |
0 |
T168 |
356 |
0 |
0 |
0 |
T360 |
0 |
10 |
0 |
0 |
T361 |
0 |
5 |
0 |
0 |
T362 |
0 |
10 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T392 |
424 |
0 |
0 |
0 |
T393 |
2249 |
0 |
0 |
0 |
T394 |
503 |
0 |
0 |
0 |
T395 |
915 |
0 |
0 |
0 |
T396 |
8729 |
0 |
0 |
0 |
T397 |
525 |
0 |
0 |
0 |
T398 |
2369 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T366,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T366,T362 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
187 |
0 |
0 |
T117 |
2956 |
6 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
1 |
0 |
0 |
T361 |
2962 |
7 |
0 |
0 |
T362 |
5963 |
7 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
187 |
0 |
0 |
T117 |
315288 |
6 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
1 |
0 |
0 |
T361 |
315269 |
7 |
0 |
0 |
T362 |
667451 |
7 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T366,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T366,T362 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
187 |
0 |
0 |
T117 |
315288 |
6 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
1 |
0 |
0 |
T361 |
315269 |
7 |
0 |
0 |
T362 |
667451 |
7 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
187 |
0 |
0 |
T117 |
2956 |
6 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
1 |
0 |
0 |
T361 |
2962 |
7 |
0 |
0 |
T362 |
5963 |
7 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T10 |
1 | 0 | Covered | T1,T3,T10 |
1 | 1 | Covered | T3,T10,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T10 |
1 | 0 | Covered | T3,T10,T14 |
1 | 1 | Covered | T1,T3,T10 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
180 |
0 |
0 |
T1 |
4452 |
1 |
0 |
0 |
T2 |
408 |
0 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T65 |
1336 |
0 |
0 |
0 |
T95 |
0 |
1 |
0 |
0 |
T96 |
339 |
0 |
0 |
0 |
T97 |
524 |
0 |
0 |
0 |
T98 |
524 |
0 |
0 |
0 |
T99 |
409 |
0 |
0 |
0 |
T100 |
1661 |
0 |
0 |
0 |
T101 |
5681 |
0 |
0 |
0 |
T102 |
458 |
0 |
0 |
0 |
T117 |
0 |
6 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T399 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
180 |
0 |
0 |
T1 |
178064 |
1 |
0 |
0 |
T2 |
23923 |
0 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T65 |
53688 |
0 |
0 |
0 |
T95 |
0 |
1 |
0 |
0 |
T96 |
15839 |
0 |
0 |
0 |
T97 |
39969 |
0 |
0 |
0 |
T98 |
36402 |
0 |
0 |
0 |
T99 |
22785 |
0 |
0 |
0 |
T100 |
142548 |
0 |
0 |
0 |
T101 |
670234 |
0 |
0 |
0 |
T102 |
20621 |
0 |
0 |
0 |
T117 |
0 |
6 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T399 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T10 |
1 | 0 | Covered | T1,T3,T10 |
1 | 1 | Covered | T3,T10,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T10 |
1 | 0 | Covered | T3,T10,T14 |
1 | 1 | Covered | T1,T3,T10 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
180 |
0 |
0 |
T1 |
178064 |
1 |
0 |
0 |
T2 |
23923 |
0 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T65 |
53688 |
0 |
0 |
0 |
T95 |
0 |
1 |
0 |
0 |
T96 |
15839 |
0 |
0 |
0 |
T97 |
39969 |
0 |
0 |
0 |
T98 |
36402 |
0 |
0 |
0 |
T99 |
22785 |
0 |
0 |
0 |
T100 |
142548 |
0 |
0 |
0 |
T101 |
670234 |
0 |
0 |
0 |
T102 |
20621 |
0 |
0 |
0 |
T117 |
0 |
6 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T399 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
180 |
0 |
0 |
T1 |
4452 |
1 |
0 |
0 |
T2 |
408 |
0 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T65 |
1336 |
0 |
0 |
0 |
T95 |
0 |
1 |
0 |
0 |
T96 |
339 |
0 |
0 |
0 |
T97 |
524 |
0 |
0 |
0 |
T98 |
524 |
0 |
0 |
0 |
T99 |
409 |
0 |
0 |
0 |
T100 |
1661 |
0 |
0 |
0 |
T101 |
5681 |
0 |
0 |
0 |
T102 |
458 |
0 |
0 |
0 |
T117 |
0 |
6 |
0 |
0 |
T382 |
0 |
1 |
0 |
0 |
T383 |
0 |
1 |
0 |
0 |
T386 |
0 |
1 |
0 |
0 |
T399 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
168 |
0 |
0 |
T117 |
2956 |
6 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
6 |
0 |
0 |
T361 |
2962 |
8 |
0 |
0 |
T362 |
5963 |
4 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
168 |
0 |
0 |
T117 |
315288 |
6 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
6 |
0 |
0 |
T361 |
315269 |
8 |
0 |
0 |
T362 |
667451 |
4 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
168 |
0 |
0 |
T117 |
315288 |
6 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
6 |
0 |
0 |
T361 |
315269 |
8 |
0 |
0 |
T362 |
667451 |
4 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
168 |
0 |
0 |
T117 |
2956 |
6 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
6 |
0 |
0 |
T361 |
2962 |
8 |
0 |
0 |
T362 |
5963 |
4 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T117,T360 |
1 | 0 | Covered | T2,T117,T360 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T117,T360 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T2,T117,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
186 |
0 |
0 |
T2 |
408 |
1 |
0 |
0 |
T18 |
2620 |
0 |
0 |
0 |
T63 |
847 |
0 |
0 |
0 |
T102 |
458 |
0 |
0 |
0 |
T117 |
0 |
5 |
0 |
0 |
T118 |
874 |
0 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T148 |
363 |
0 |
0 |
0 |
T197 |
458 |
0 |
0 |
0 |
T202 |
1562 |
0 |
0 |
0 |
T233 |
689 |
0 |
0 |
0 |
T360 |
0 |
6 |
0 |
0 |
T361 |
0 |
5 |
0 |
0 |
T362 |
0 |
9 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T400 |
404 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
186 |
0 |
0 |
T2 |
23923 |
1 |
0 |
0 |
T18 |
289971 |
0 |
0 |
0 |
T63 |
70495 |
0 |
0 |
0 |
T102 |
20621 |
0 |
0 |
0 |
T117 |
0 |
5 |
0 |
0 |
T118 |
61028 |
0 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T148 |
22015 |
0 |
0 |
0 |
T197 |
21166 |
0 |
0 |
0 |
T202 |
163283 |
0 |
0 |
0 |
T233 |
42768 |
0 |
0 |
0 |
T360 |
0 |
6 |
0 |
0 |
T361 |
0 |
5 |
0 |
0 |
T362 |
0 |
9 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T400 |
24149 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T117,T360 |
1 | 0 | Covered | T2,T117,T360 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T117,T360 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T2,T117,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
186 |
0 |
0 |
T2 |
23923 |
1 |
0 |
0 |
T18 |
289971 |
0 |
0 |
0 |
T63 |
70495 |
0 |
0 |
0 |
T102 |
20621 |
0 |
0 |
0 |
T117 |
0 |
5 |
0 |
0 |
T118 |
61028 |
0 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T148 |
22015 |
0 |
0 |
0 |
T197 |
21166 |
0 |
0 |
0 |
T202 |
163283 |
0 |
0 |
0 |
T233 |
42768 |
0 |
0 |
0 |
T360 |
0 |
6 |
0 |
0 |
T361 |
0 |
5 |
0 |
0 |
T362 |
0 |
9 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T400 |
24149 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
186 |
0 |
0 |
T2 |
408 |
1 |
0 |
0 |
T18 |
2620 |
0 |
0 |
0 |
T63 |
847 |
0 |
0 |
0 |
T102 |
458 |
0 |
0 |
0 |
T117 |
0 |
5 |
0 |
0 |
T118 |
874 |
0 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T148 |
363 |
0 |
0 |
0 |
T197 |
458 |
0 |
0 |
0 |
T202 |
1562 |
0 |
0 |
0 |
T233 |
689 |
0 |
0 |
0 |
T360 |
0 |
6 |
0 |
0 |
T361 |
0 |
5 |
0 |
0 |
T362 |
0 |
9 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T400 |
404 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
193 |
0 |
0 |
T117 |
2956 |
7 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
7 |
0 |
0 |
T361 |
2962 |
5 |
0 |
0 |
T362 |
5963 |
12 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
193 |
0 |
0 |
T117 |
315288 |
7 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
7 |
0 |
0 |
T361 |
315269 |
5 |
0 |
0 |
T362 |
667451 |
12 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
193 |
0 |
0 |
T117 |
315288 |
7 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
7 |
0 |
0 |
T361 |
315269 |
5 |
0 |
0 |
T362 |
667451 |
12 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
193 |
0 |
0 |
T117 |
2956 |
7 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
7 |
0 |
0 |
T361 |
2962 |
5 |
0 |
0 |
T362 |
5963 |
12 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T381 |
1 | 0 | Covered | T8,T9,T381 |
1 | 1 | Covered | T117,T366,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T381 |
1 | 0 | Covered | T117,T366,T362 |
1 | 1 | Covered | T8,T9,T117 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
200 |
0 |
0 |
T9 |
584 |
1 |
0 |
0 |
T117 |
0 |
4 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T317 |
796 |
0 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
16 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T376 |
0 |
8 |
0 |
0 |
T658 |
2687 |
0 |
0 |
0 |
T659 |
2213 |
0 |
0 |
0 |
T660 |
659 |
0 |
0 |
0 |
T661 |
3294 |
0 |
0 |
0 |
T662 |
683 |
0 |
0 |
0 |
T663 |
1384 |
0 |
0 |
0 |
T664 |
4799 |
0 |
0 |
0 |
T665 |
798 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
202 |
0 |
0 |
T8 |
34283 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T117 |
0 |
4 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T362 |
0 |
16 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T372 |
61573 |
0 |
0 |
0 |
T374 |
494021 |
0 |
0 |
0 |
T381 |
0 |
1 |
0 |
0 |
T402 |
94890 |
0 |
0 |
0 |
T403 |
59820 |
0 |
0 |
0 |
T404 |
64361 |
0 |
0 |
0 |
T405 |
40757 |
0 |
0 |
0 |
T406 |
44694 |
0 |
0 |
0 |
T407 |
38687 |
0 |
0 |
0 |
T408 |
122725 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T117 |
1 | 0 | Covered | T9,T117,T365 |
1 | 1 | Covered | T117,T366,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T117 |
1 | 0 | Covered | T117,T366,T362 |
1 | 1 | Covered | T8,T9,T117 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
201 |
0 |
0 |
T8 |
34283 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T117 |
0 |
4 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
16 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T372 |
61573 |
0 |
0 |
0 |
T374 |
494021 |
0 |
0 |
0 |
T402 |
94890 |
0 |
0 |
0 |
T403 |
59820 |
0 |
0 |
0 |
T404 |
64361 |
0 |
0 |
0 |
T405 |
40757 |
0 |
0 |
0 |
T406 |
44694 |
0 |
0 |
0 |
T407 |
38687 |
0 |
0 |
0 |
T408 |
122725 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
201 |
0 |
0 |
T8 |
695 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T117 |
0 |
4 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
16 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T366 |
0 |
2 |
0 |
0 |
T367 |
0 |
1 |
0 |
0 |
T372 |
1308 |
0 |
0 |
0 |
T374 |
4334 |
0 |
0 |
0 |
T402 |
1042 |
0 |
0 |
0 |
T403 |
679 |
0 |
0 |
0 |
T404 |
767 |
0 |
0 |
0 |
T405 |
558 |
0 |
0 |
0 |
T406 |
599 |
0 |
0 |
0 |
T407 |
620 |
0 |
0 |
0 |
T408 |
1258 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
187 |
0 |
0 |
T117 |
2956 |
5 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
6 |
0 |
0 |
T361 |
2962 |
3 |
0 |
0 |
T362 |
5963 |
5 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
187 |
0 |
0 |
T117 |
315288 |
5 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
6 |
0 |
0 |
T361 |
315269 |
3 |
0 |
0 |
T362 |
667451 |
5 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T365 |
1 | 1 | Covered | T117,T360,T366 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T117,T360,T365 |
1 | 0 | Covered | T117,T360,T366 |
1 | 1 | Covered | T117,T360,T365 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142030989 |
187 |
0 |
0 |
T117 |
315288 |
5 |
0 |
0 |
T139 |
39702 |
1 |
0 |
0 |
T360 |
288662 |
6 |
0 |
0 |
T361 |
315269 |
3 |
0 |
0 |
T362 |
667451 |
5 |
0 |
0 |
T363 |
42997 |
1 |
0 |
0 |
T365 |
45421 |
1 |
0 |
0 |
T366 |
71047 |
2 |
0 |
0 |
T367 |
39461 |
1 |
0 |
0 |
T376 |
317704 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1764302 |
187 |
0 |
0 |
T117 |
2956 |
5 |
0 |
0 |
T139 |
561 |
1 |
0 |
0 |
T360 |
2694 |
6 |
0 |
0 |
T361 |
2962 |
3 |
0 |
0 |
T362 |
5963 |
5 |
0 |
0 |
T363 |
593 |
1 |
0 |
0 |
T365 |
633 |
1 |
0 |
0 |
T366 |
920 |
2 |
0 |
0 |
T367 |
605 |
1 |
0 |
0 |
T376 |
2961 |
3 |
0 |
0 |