Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.74 96.47 89.29 99.75 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 946033276 3956 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 946033276 3956 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 946033276 3956 0 0
T4 75388 1 0 0
T5 199084 2 0 0
T6 229194 4 0 0
T18 224183 4 0 0
T29 229203 0 0 0
T48 156546 0 0 0
T51 130538 15 0 0
T85 380511 2 0 0
T86 88453 1 0 0
T87 378852 1 0 0
T88 154449 1 0 0
T89 348656 2 0 0
T154 143986 0 0 0
T163 397797 0 0 0
T170 65100 7 0 0
T171 0 8 0 0
T172 0 8 0 0
T248 585996 0 0 0
T296 0 8 0 0
T297 0 12 0 0
T298 0 8 0 0
T299 238417 0 0 0
T300 257931 0 0 0
T301 215262 0 0 0
T302 276051 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 946033276 3956 0 0
T4 75388 1 0 0
T5 199084 2 0 0
T6 229194 4 0 0
T18 224183 4 0 0
T29 229203 0 0 0
T48 156546 0 0 0
T51 130538 15 0 0
T85 380511 2 0 0
T86 88453 1 0 0
T87 378852 1 0 0
T88 154449 1 0 0
T89 348656 2 0 0
T154 143986 0 0 0
T163 397797 0 0 0
T170 65100 7 0 0
T171 0 8 0 0
T172 0 8 0 0
T248 585996 0 0 0
T296 0 8 0 0
T297 0 12 0 0
T298 0 8 0 0
T299 238417 0 0 0
T300 257931 0 0 0
T301 215262 0 0 0
T302 276051 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 473016638 51 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 473016638 51 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 473016638 51 0 0
T29 229203 0 0 0
T48 156546 0 0 0
T154 143986 0 0 0
T163 397797 0 0 0
T170 65100 7 0 0
T171 0 8 0 0
T172 0 8 0 0
T248 585996 0 0 0
T296 0 8 0 0
T297 0 12 0 0
T298 0 8 0 0
T299 238417 0 0 0
T300 257931 0 0 0
T301 215262 0 0 0
T302 276051 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 473016638 51 0 0
T29 229203 0 0 0
T48 156546 0 0 0
T154 143986 0 0 0
T163 397797 0 0 0
T170 65100 7 0 0
T171 0 8 0 0
T172 0 8 0 0
T248 585996 0 0 0
T296 0 8 0 0
T297 0 12 0 0
T298 0 8 0 0
T299 238417 0 0 0
T300 257931 0 0 0
T301 215262 0 0 0
T302 276051 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 473016638 3905 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 473016638 3905 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 473016638 3905 0 0
T4 75388 1 0 0
T5 199084 2 0 0
T6 229194 4 0 0
T18 224183 4 0 0
T51 130538 15 0 0
T85 380511 2 0 0
T86 88453 1 0 0
T87 378852 1 0 0
T88 154449 1 0 0
T89 348656 2 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 473016638 3905 0 0
T4 75388 1 0 0
T5 199084 2 0 0
T6 229194 4 0 0
T18 224183 4 0 0
T51 130538 15 0 0
T85 380511 2 0 0
T86 88453 1 0 0
T87 378852 1 0 0
T88 154449 1 0 0
T89 348656 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%