Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T1,T2 |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T1,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
124 |
0 |
0 |
T1 |
1302 |
8 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
46606 |
6 |
0 |
0 |
T7 |
0 |
16 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
22475 |
6 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T14 |
0 |
16 |
0 |
0 |
T15 |
0 |
16 |
0 |
0 |
T16 |
0 |
6 |
0 |
0 |
T96 |
0 |
8 |
0 |
0 |
T97 |
3504 |
0 |
0 |
0 |
T98 |
2195 |
0 |
0 |
0 |
T99 |
978 |
0 |
0 |
0 |
T100 |
508 |
0 |
0 |
0 |
T101 |
602 |
0 |
0 |
0 |
T102 |
1363 |
0 |
0 |
0 |
T103 |
777 |
0 |
0 |
0 |
T104 |
1466 |
0 |
0 |
0 |
T105 |
548 |
0 |
0 |
0 |
T213 |
9941 |
0 |
0 |
0 |
T340 |
30812 |
0 |
0 |
0 |
T376 |
55088 |
0 |
0 |
0 |
T431 |
0 |
8 |
0 |
0 |
T432 |
65323 |
0 |
0 |
0 |
T433 |
59249 |
0 |
0 |
0 |
T434 |
326248 |
0 |
0 |
0 |
T435 |
335231 |
0 |
0 |
0 |
T436 |
254249 |
0 |
0 |
0 |
T437 |
241947 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
133 |
0 |
0 |
T1 |
43554 |
8 |
0 |
0 |
T2 |
0 |
7 |
0 |
0 |
T3 |
1067 |
7 |
0 |
0 |
T7 |
0 |
16 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
22475 |
7 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T12 |
0 |
12 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T14 |
0 |
16 |
0 |
0 |
T15 |
0 |
16 |
0 |
0 |
T16 |
0 |
7 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T96 |
0 |
8 |
0 |
0 |
T97 |
275875 |
0 |
0 |
0 |
T98 |
169469 |
0 |
0 |
0 |
T99 |
83889 |
0 |
0 |
0 |
T100 |
47458 |
0 |
0 |
0 |
T101 |
49220 |
0 |
0 |
0 |
T102 |
43697 |
0 |
0 |
0 |
T103 |
54074 |
0 |
0 |
0 |
T104 |
72705 |
0 |
0 |
0 |
T105 |
38795 |
0 |
0 |
0 |
T213 |
9941 |
0 |
0 |
0 |
T340 |
30812 |
0 |
0 |
0 |
T376 |
55088 |
0 |
0 |
0 |
T431 |
0 |
8 |
0 |
0 |
T432 |
65323 |
0 |
0 |
0 |
T433 |
59249 |
0 |
0 |
0 |
T434 |
326248 |
0 |
0 |
0 |
T435 |
335231 |
0 |
0 |
0 |
T436 |
254249 |
0 |
0 |
0 |
T437 |
241947 |
0 |
0 |
0 |