Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T37,T34,T59 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T37,T34,T59 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T37,T34,T59 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
14296 |
13836 |
0 |
0 |
selKnown1 |
116015 |
114702 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
14296 |
13836 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
31 |
30 |
0 |
0 |
T33 |
3 |
2 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T37 |
19 |
18 |
0 |
0 |
T55 |
18 |
16 |
0 |
0 |
T56 |
15 |
13 |
0 |
0 |
T57 |
25 |
23 |
0 |
0 |
T62 |
20 |
18 |
0 |
0 |
T74 |
6 |
5 |
0 |
0 |
T78 |
1 |
0 |
0 |
0 |
T109 |
7 |
6 |
0 |
0 |
T154 |
1 |
0 |
0 |
0 |
T176 |
1 |
0 |
0 |
0 |
T225 |
0 |
5 |
0 |
0 |
T241 |
0 |
2 |
0 |
0 |
T242 |
0 |
2 |
0 |
0 |
T243 |
5 |
4 |
0 |
0 |
T244 |
5 |
4 |
0 |
0 |
T245 |
5 |
4 |
0 |
0 |
T246 |
3 |
2 |
0 |
0 |
T247 |
8 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116015 |
114702 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T17 |
2 |
1 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T55 |
18 |
16 |
0 |
0 |
T56 |
7 |
5 |
0 |
0 |
T57 |
13 |
28 |
0 |
0 |
T58 |
3 |
2 |
0 |
0 |
T59 |
545 |
544 |
0 |
0 |
T62 |
23 |
45 |
0 |
0 |
T73 |
2 |
1 |
0 |
0 |
T75 |
2 |
1 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T107 |
0 |
1 |
0 |
0 |
T109 |
17 |
42 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
T243 |
18 |
34 |
0 |
0 |
T244 |
9 |
28 |
0 |
0 |
T245 |
9 |
8 |
0 |
0 |
T246 |
10 |
9 |
0 |
0 |
T247 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T18 |
0 | 1 | Covered | T4,T5,T18 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T18 |
1 | 1 | Covered | T4,T5,T18 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
891 |
767 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
31 |
30 |
0 |
0 |
T33 |
3 |
2 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T74 |
6 |
5 |
0 |
0 |
T78 |
1 |
0 |
0 |
0 |
T154 |
1 |
0 |
0 |
0 |
T176 |
1 |
0 |
0 |
0 |
T225 |
0 |
5 |
0 |
0 |
T241 |
0 |
2 |
0 |
0 |
T242 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1706 |
728 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T17 |
2 |
1 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T58 |
3 |
2 |
0 |
0 |
T73 |
2 |
1 |
0 |
0 |
T75 |
2 |
1 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T107 |
0 |
1 |
0 |
0 |
T144 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T39,T121,T122 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T37,T59,T38 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T39,T121,T122 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1628 |
1612 |
0 |
0 |
selKnown1 |
1804 |
1785 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1628 |
1612 |
0 |
0 |
T37 |
19 |
18 |
0 |
0 |
T38 |
19 |
18 |
0 |
0 |
T39 |
142 |
141 |
0 |
0 |
T55 |
13 |
12 |
0 |
0 |
T56 |
11 |
10 |
0 |
0 |
T57 |
16 |
15 |
0 |
0 |
T62 |
16 |
15 |
0 |
0 |
T121 |
215 |
214 |
0 |
0 |
T122 |
177 |
176 |
0 |
0 |
T248 |
919 |
918 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1804 |
1785 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T55 |
8 |
7 |
0 |
0 |
T56 |
4 |
3 |
0 |
0 |
T57 |
0 |
16 |
0 |
0 |
T59 |
545 |
544 |
0 |
0 |
T60 |
545 |
544 |
0 |
0 |
T61 |
545 |
544 |
0 |
0 |
T62 |
0 |
23 |
0 |
0 |
T109 |
0 |
26 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
T122 |
1 |
0 |
0 |
0 |
T243 |
0 |
17 |
0 |
0 |
T244 |
0 |
20 |
0 |
0 |
T248 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T34,T36,T55 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T34,T59,T35 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T34,T36,T55 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57 |
45 |
0 |
0 |
T55 |
5 |
4 |
0 |
0 |
T56 |
4 |
3 |
0 |
0 |
T57 |
9 |
8 |
0 |
0 |
T62 |
4 |
3 |
0 |
0 |
T109 |
7 |
6 |
0 |
0 |
T243 |
5 |
4 |
0 |
0 |
T244 |
5 |
4 |
0 |
0 |
T245 |
5 |
4 |
0 |
0 |
T246 |
3 |
2 |
0 |
0 |
T247 |
8 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136 |
120 |
0 |
0 |
T55 |
10 |
9 |
0 |
0 |
T56 |
3 |
2 |
0 |
0 |
T57 |
13 |
12 |
0 |
0 |
T62 |
23 |
22 |
0 |
0 |
T109 |
17 |
16 |
0 |
0 |
T243 |
18 |
17 |
0 |
0 |
T244 |
9 |
8 |
0 |
0 |
T245 |
9 |
8 |
0 |
0 |
T246 |
10 |
9 |
0 |
0 |
T247 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T34,T39,T121 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T34,T39,T121 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1674 |
1655 |
0 |
0 |
selKnown1 |
143 |
130 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1674 |
1655 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
19 |
18 |
0 |
0 |
T38 |
19 |
18 |
0 |
0 |
T39 |
148 |
147 |
0 |
0 |
T55 |
10 |
9 |
0 |
0 |
T56 |
0 |
8 |
0 |
0 |
T57 |
0 |
15 |
0 |
0 |
T62 |
0 |
17 |
0 |
0 |
T121 |
221 |
220 |
0 |
0 |
T122 |
184 |
183 |
0 |
0 |
T248 |
938 |
937 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143 |
130 |
0 |
0 |
T55 |
6 |
5 |
0 |
0 |
T56 |
3 |
2 |
0 |
0 |
T57 |
18 |
17 |
0 |
0 |
T59 |
2 |
1 |
0 |
0 |
T60 |
2 |
1 |
0 |
0 |
T61 |
2 |
1 |
0 |
0 |
T62 |
21 |
20 |
0 |
0 |
T109 |
20 |
19 |
0 |
0 |
T243 |
11 |
10 |
0 |
0 |
T244 |
14 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T34,T35,T36 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T34,T35,T36 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66 |
53 |
0 |
0 |
T55 |
6 |
5 |
0 |
0 |
T56 |
7 |
6 |
0 |
0 |
T57 |
7 |
6 |
0 |
0 |
T62 |
6 |
5 |
0 |
0 |
T109 |
11 |
10 |
0 |
0 |
T243 |
9 |
8 |
0 |
0 |
T244 |
5 |
4 |
0 |
0 |
T245 |
3 |
2 |
0 |
0 |
T247 |
8 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
126 |
113 |
0 |
0 |
T55 |
10 |
9 |
0 |
0 |
T56 |
2 |
1 |
0 |
0 |
T57 |
13 |
12 |
0 |
0 |
T62 |
17 |
16 |
0 |
0 |
T109 |
18 |
17 |
0 |
0 |
T243 |
11 |
10 |
0 |
0 |
T244 |
13 |
12 |
0 |
0 |
T245 |
13 |
12 |
0 |
0 |
T246 |
17 |
16 |
0 |
0 |
T247 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T37,T38,T39 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T55,T56,T57 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T37,T38,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1901 |
1884 |
0 |
0 |
selKnown1 |
149 |
139 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1901 |
1884 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T39 |
239 |
238 |
0 |
0 |
T55 |
15 |
14 |
0 |
0 |
T56 |
9 |
8 |
0 |
0 |
T57 |
16 |
15 |
0 |
0 |
T62 |
20 |
19 |
0 |
0 |
T109 |
23 |
22 |
0 |
0 |
T121 |
315 |
314 |
0 |
0 |
T122 |
289 |
288 |
0 |
0 |
T243 |
0 |
14 |
0 |
0 |
T248 |
902 |
901 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149 |
139 |
0 |
0 |
T55 |
6 |
5 |
0 |
0 |
T56 |
7 |
6 |
0 |
0 |
T57 |
16 |
15 |
0 |
0 |
T62 |
24 |
23 |
0 |
0 |
T109 |
16 |
15 |
0 |
0 |
T243 |
15 |
14 |
0 |
0 |
T244 |
13 |
12 |
0 |
0 |
T245 |
11 |
10 |
0 |
0 |
T246 |
19 |
18 |
0 |
0 |
T247 |
22 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T34,T39,T121 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T34,T35,T36 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T34,T39,T121 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73 |
57 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T39 |
3 |
2 |
0 |
0 |
T55 |
5 |
4 |
0 |
0 |
T57 |
8 |
7 |
0 |
0 |
T62 |
6 |
5 |
0 |
0 |
T109 |
7 |
6 |
0 |
0 |
T121 |
3 |
2 |
0 |
0 |
T122 |
3 |
2 |
0 |
0 |
T243 |
0 |
7 |
0 |
0 |
T244 |
0 |
9 |
0 |
0 |
T248 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114 |
101 |
0 |
0 |
T55 |
4 |
3 |
0 |
0 |
T56 |
4 |
3 |
0 |
0 |
T57 |
17 |
16 |
0 |
0 |
T62 |
19 |
18 |
0 |
0 |
T109 |
7 |
6 |
0 |
0 |
T243 |
11 |
10 |
0 |
0 |
T244 |
7 |
6 |
0 |
0 |
T245 |
14 |
13 |
0 |
0 |
T246 |
10 |
9 |
0 |
0 |
T247 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T37,T38,T39 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T37,T38,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1930 |
1914 |
0 |
0 |
selKnown1 |
615 |
602 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1930 |
1914 |
0 |
0 |
T39 |
243 |
242 |
0 |
0 |
T55 |
14 |
13 |
0 |
0 |
T56 |
7 |
6 |
0 |
0 |
T57 |
17 |
16 |
0 |
0 |
T62 |
16 |
15 |
0 |
0 |
T109 |
23 |
22 |
0 |
0 |
T121 |
323 |
322 |
0 |
0 |
T122 |
295 |
294 |
0 |
0 |
T243 |
16 |
15 |
0 |
0 |
T248 |
922 |
921 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
615 |
602 |
0 |
0 |
T55 |
7 |
6 |
0 |
0 |
T56 |
5 |
4 |
0 |
0 |
T57 |
12 |
11 |
0 |
0 |
T59 |
157 |
156 |
0 |
0 |
T60 |
149 |
148 |
0 |
0 |
T61 |
158 |
157 |
0 |
0 |
T62 |
21 |
20 |
0 |
0 |
T109 |
24 |
23 |
0 |
0 |
T243 |
20 |
19 |
0 |
0 |
T244 |
13 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T34,T39,T121 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T59,T35,T60 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T34,T39,T121 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
62 |
47 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T39 |
3 |
2 |
0 |
0 |
T55 |
5 |
4 |
0 |
0 |
T57 |
6 |
5 |
0 |
0 |
T62 |
8 |
7 |
0 |
0 |
T109 |
12 |
11 |
0 |
0 |
T121 |
3 |
2 |
0 |
0 |
T122 |
3 |
2 |
0 |
0 |
T243 |
4 |
3 |
0 |
0 |
T244 |
0 |
3 |
0 |
0 |
T248 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137 |
123 |
0 |
0 |
T55 |
8 |
7 |
0 |
0 |
T56 |
2 |
1 |
0 |
0 |
T57 |
12 |
11 |
0 |
0 |
T62 |
20 |
19 |
0 |
0 |
T109 |
23 |
22 |
0 |
0 |
T243 |
18 |
17 |
0 |
0 |
T244 |
12 |
11 |
0 |
0 |
T245 |
14 |
13 |
0 |
0 |
T246 |
8 |
7 |
0 |
0 |
T247 |
16 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T18,T34,T20 |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T37,T59,T38 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T18,T34,T20 |
1 | 1 | Covered | T59,T60,T61 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1825 |
1806 |
0 |
0 |
selKnown1 |
1445 |
1419 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825 |
1806 |
0 |
0 |
T55 |
10 |
9 |
0 |
0 |
T56 |
16 |
15 |
0 |
0 |
T57 |
11 |
10 |
0 |
0 |
T59 |
546 |
545 |
0 |
0 |
T60 |
546 |
545 |
0 |
0 |
T61 |
546 |
545 |
0 |
0 |
T62 |
18 |
17 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T109 |
0 |
36 |
0 |
0 |
T243 |
0 |
16 |
0 |
0 |
T244 |
0 |
21 |
0 |
0 |
T249 |
1 |
0 |
0 |
0 |
T250 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1445 |
1419 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T39 |
106 |
105 |
0 |
0 |
T55 |
0 |
8 |
0 |
0 |
T56 |
0 |
10 |
0 |
0 |
T57 |
0 |
11 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
0 |
14 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T109 |
0 |
22 |
0 |
0 |
T121 |
177 |
176 |
0 |
0 |
T122 |
140 |
139 |
0 |
0 |
T243 |
0 |
8 |
0 |
0 |
T248 |
902 |
901 |
0 |
0 |
T249 |
1 |
0 |
0 |
0 |
T250 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T18,T34,T20 |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T37,T59,T38 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T18,T34,T20 |
1 | 1 | Covered | T59,T60,T61 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1825 |
1806 |
0 |
0 |
selKnown1 |
1447 |
1421 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825 |
1806 |
0 |
0 |
T55 |
10 |
9 |
0 |
0 |
T56 |
16 |
15 |
0 |
0 |
T57 |
11 |
10 |
0 |
0 |
T59 |
546 |
545 |
0 |
0 |
T60 |
546 |
545 |
0 |
0 |
T61 |
546 |
545 |
0 |
0 |
T62 |
18 |
17 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T109 |
0 |
37 |
0 |
0 |
T243 |
0 |
18 |
0 |
0 |
T244 |
0 |
20 |
0 |
0 |
T249 |
1 |
0 |
0 |
0 |
T250 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1447 |
1421 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T39 |
106 |
105 |
0 |
0 |
T55 |
0 |
8 |
0 |
0 |
T56 |
0 |
10 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
0 |
15 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T109 |
0 |
22 |
0 |
0 |
T121 |
177 |
176 |
0 |
0 |
T122 |
140 |
139 |
0 |
0 |
T243 |
0 |
9 |
0 |
0 |
T248 |
902 |
901 |
0 |
0 |
T249 |
1 |
0 |
0 |
0 |
T250 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T18,T34,T20 |
0 | 1 | Covered | T37,T34,T59 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T37,T34,T59 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T18,T34,T20 |
1 | 1 | Covered | T37,T34,T59 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
217 |
189 |
0 |
0 |
selKnown1 |
1497 |
1469 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
217 |
189 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T55 |
0 |
15 |
0 |
0 |
T56 |
0 |
7 |
0 |
0 |
T57 |
0 |
15 |
0 |
0 |
T59 |
2 |
1 |
0 |
0 |
T60 |
2 |
1 |
0 |
0 |
T61 |
2 |
1 |
0 |
0 |
T62 |
0 |
30 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T109 |
0 |
17 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
T122 |
1 |
0 |
0 |
0 |
T243 |
0 |
20 |
0 |
0 |
T244 |
0 |
26 |
0 |
0 |
T249 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1497 |
1469 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T39 |
110 |
109 |
0 |
0 |
T55 |
0 |
9 |
0 |
0 |
T56 |
0 |
8 |
0 |
0 |
T57 |
0 |
13 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
0 |
14 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T109 |
0 |
19 |
0 |
0 |
T121 |
185 |
184 |
0 |
0 |
T122 |
146 |
145 |
0 |
0 |
T243 |
0 |
6 |
0 |
0 |
T248 |
0 |
921 |
0 |
0 |
T249 |
1 |
0 |
0 |
0 |
T250 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T18,T34,T20 |
0 | 1 | Covered | T37,T34,T59 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T37,T34,T59 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T18,T34,T20 |
1 | 1 | Covered | T37,T34,T59 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
211 |
183 |
0 |
0 |
selKnown1 |
1495 |
1467 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211 |
183 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T55 |
0 |
14 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T57 |
0 |
14 |
0 |
0 |
T59 |
2 |
1 |
0 |
0 |
T60 |
2 |
1 |
0 |
0 |
T61 |
2 |
1 |
0 |
0 |
T62 |
0 |
28 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T109 |
0 |
16 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
T122 |
1 |
0 |
0 |
0 |
T243 |
0 |
20 |
0 |
0 |
T244 |
0 |
24 |
0 |
0 |
T249 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1495 |
1467 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T39 |
110 |
109 |
0 |
0 |
T55 |
0 |
9 |
0 |
0 |
T56 |
0 |
9 |
0 |
0 |
T57 |
0 |
12 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
0 |
14 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T109 |
0 |
19 |
0 |
0 |
T121 |
185 |
184 |
0 |
0 |
T122 |
146 |
145 |
0 |
0 |
T243 |
0 |
6 |
0 |
0 |
T248 |
0 |
921 |
0 |
0 |
T249 |
1 |
0 |
0 |
0 |
T250 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T18,T34,T20 |
0 | 1 | Covered | T3,T55,T56 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T121,T35 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T18,T34,T20 |
1 | 1 | Covered | T3,T55,T56 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
199 |
182 |
0 |
0 |
selKnown1 |
26298 |
26269 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
199 |
182 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T55 |
18 |
17 |
0 |
0 |
T56 |
22 |
21 |
0 |
0 |
T57 |
22 |
21 |
0 |
0 |
T62 |
18 |
17 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T109 |
12 |
11 |
0 |
0 |
T243 |
17 |
16 |
0 |
0 |
T244 |
0 |
23 |
0 |
0 |
T245 |
0 |
19 |
0 |
0 |
T246 |
0 |
23 |
0 |
0 |
T249 |
1 |
0 |
0 |
0 |
T250 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26298 |
26269 |
0 |
0 |
T37 |
18 |
17 |
0 |
0 |
T38 |
18 |
17 |
0 |
0 |
T39 |
271 |
270 |
0 |
0 |
T66 |
20 |
19 |
0 |
0 |
T67 |
20 |
19 |
0 |
0 |
T149 |
3975 |
3974 |
0 |
0 |
T209 |
1425 |
1424 |
0 |
0 |
T251 |
4704 |
4703 |
0 |
0 |
T252 |
2338 |
2337 |
0 |
0 |
T253 |
2001 |
2000 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T18,T34,T20 |
0 | 1 | Covered | T3,T55,T56 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T121,T35 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T18,T34,T20 |
1 | 1 | Covered | T3,T55,T56 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
199 |
182 |
0 |
0 |
selKnown1 |
26295 |
26266 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
199 |
182 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T55 |
19 |
18 |
0 |
0 |
T56 |
22 |
21 |
0 |
0 |
T57 |
21 |
20 |
0 |
0 |
T62 |
17 |
16 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T109 |
13 |
12 |
0 |
0 |
T243 |
17 |
16 |
0 |
0 |
T244 |
0 |
21 |
0 |
0 |
T245 |
0 |
20 |
0 |
0 |
T246 |
0 |
23 |
0 |
0 |
T249 |
1 |
0 |
0 |
0 |
T250 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26295 |
26266 |
0 |
0 |
T37 |
18 |
17 |
0 |
0 |
T38 |
18 |
17 |
0 |
0 |
T39 |
271 |
270 |
0 |
0 |
T66 |
20 |
19 |
0 |
0 |
T67 |
20 |
19 |
0 |
0 |
T149 |
3975 |
3974 |
0 |
0 |
T209 |
1425 |
1424 |
0 |
0 |
T251 |
4704 |
4703 |
0 |
0 |
T252 |
2338 |
2337 |
0 |
0 |
T253 |
2001 |
2000 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T18,T48,T34 |
0 | 1 | Covered | T37,T48,T34 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T121,T35 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T18,T48,T34 |
1 | 1 | Covered | T37,T48,T34 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
770 |
728 |
0 |
0 |
selKnown1 |
26302 |
26273 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
728 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T49 |
8 |
7 |
0 |
0 |
T50 |
2 |
1 |
0 |
0 |
T59 |
153 |
152 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T254 |
28 |
27 |
0 |
0 |
T255 |
28 |
27 |
0 |
0 |
T256 |
8 |
7 |
0 |
0 |
T257 |
0 |
1 |
0 |
0 |
T258 |
0 |
7 |
0 |
0 |
T259 |
0 |
1 |
0 |
0 |
T260 |
0 |
32 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26302 |
26273 |
0 |
0 |
T37 |
18 |
17 |
0 |
0 |
T38 |
18 |
17 |
0 |
0 |
T39 |
277 |
276 |
0 |
0 |
T66 |
20 |
19 |
0 |
0 |
T67 |
20 |
19 |
0 |
0 |
T149 |
3975 |
3974 |
0 |
0 |
T209 |
1425 |
1424 |
0 |
0 |
T251 |
4704 |
4703 |
0 |
0 |
T252 |
2338 |
2337 |
0 |
0 |
T253 |
2001 |
2000 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T18,T48,T34 |
0 | 1 | Covered | T37,T48,T34 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T121,T35 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T18,T48,T34 |
1 | 1 | Covered | T37,T48,T34 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
768 |
726 |
0 |
0 |
selKnown1 |
26306 |
26277 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
768 |
726 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T49 |
8 |
7 |
0 |
0 |
T50 |
2 |
1 |
0 |
0 |
T59 |
153 |
152 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T254 |
28 |
27 |
0 |
0 |
T255 |
28 |
27 |
0 |
0 |
T256 |
8 |
7 |
0 |
0 |
T257 |
0 |
1 |
0 |
0 |
T258 |
0 |
7 |
0 |
0 |
T259 |
0 |
1 |
0 |
0 |
T260 |
0 |
32 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26306 |
26277 |
0 |
0 |
T37 |
18 |
17 |
0 |
0 |
T38 |
18 |
17 |
0 |
0 |
T39 |
277 |
276 |
0 |
0 |
T66 |
20 |
19 |
0 |
0 |
T67 |
20 |
19 |
0 |
0 |
T149 |
3975 |
3974 |
0 |
0 |
T209 |
1425 |
1424 |
0 |
0 |
T251 |
4704 |
4703 |
0 |
0 |
T252 |
2338 |
2337 |
0 |
0 |
T253 |
2001 |
2000 |
0 |
0 |