Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
11729 |
0 |
0 |
| T1 |
1269 |
2 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T7 |
486834 |
6 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
31842 |
4 |
0 |
0 |
| T13 |
0 |
5 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T68 |
1580 |
0 |
0 |
0 |
| T95 |
0 |
2 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
718 |
0 |
0 |
0 |
| T98 |
850 |
0 |
0 |
0 |
| T99 |
604 |
0 |
0 |
0 |
| T100 |
624 |
0 |
0 |
0 |
| T101 |
842 |
0 |
0 |
0 |
| T102 |
1045 |
0 |
0 |
0 |
| T103 |
599 |
0 |
0 |
0 |
| T104 |
859 |
0 |
0 |
0 |
| T142 |
0 |
6 |
0 |
0 |
| T143 |
0 |
43 |
0 |
0 |
| T144 |
0 |
31 |
0 |
0 |
| T155 |
175240 |
0 |
0 |
0 |
| T303 |
368146 |
0 |
0 |
0 |
| T304 |
104241 |
0 |
0 |
0 |
| T305 |
15129 |
0 |
0 |
0 |
| T306 |
20155 |
0 |
0 |
0 |
| T307 |
30135 |
0 |
0 |
0 |
| T308 |
163525 |
0 |
0 |
0 |
| T309 |
43979 |
0 |
0 |
0 |
| T377 |
0 |
35 |
0 |
0 |
| T378 |
0 |
12 |
0 |
0 |
| T379 |
0 |
3 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
7 |
0 |
0 |
| T402 |
65687 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
11740 |
0 |
0 |
| T1 |
46098 |
2 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T7 |
4428 |
6 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
31842 |
5 |
0 |
0 |
| T13 |
0 |
6 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T68 |
158802 |
0 |
0 |
0 |
| T95 |
0 |
2 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
43766 |
0 |
0 |
0 |
| T98 |
44707 |
0 |
0 |
0 |
| T99 |
37885 |
0 |
0 |
0 |
| T100 |
53632 |
0 |
0 |
0 |
| T101 |
60148 |
0 |
0 |
0 |
| T102 |
63542 |
0 |
0 |
0 |
| T103 |
31661 |
0 |
0 |
0 |
| T104 |
62268 |
0 |
0 |
0 |
| T142 |
0 |
6 |
0 |
0 |
| T143 |
0 |
43 |
0 |
0 |
| T144 |
0 |
31 |
0 |
0 |
| T155 |
175240 |
0 |
0 |
0 |
| T303 |
368146 |
0 |
0 |
0 |
| T304 |
104241 |
0 |
0 |
0 |
| T305 |
15129 |
0 |
0 |
0 |
| T306 |
20155 |
0 |
0 |
0 |
| T307 |
30135 |
0 |
0 |
0 |
| T308 |
163525 |
0 |
0 |
0 |
| T309 |
43979 |
0 |
0 |
0 |
| T377 |
0 |
35 |
0 |
0 |
| T378 |
0 |
12 |
0 |
0 |
| T379 |
0 |
3 |
0 |
0 |
| T400 |
0 |
2 |
0 |
0 |
| T401 |
0 |
7 |
0 |
0 |
| T402 |
65687 |
0 |
0 |
0 |