Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T35,T46 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T46,T26 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T35,T46 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
17202 |
16731 |
0 |
0 |
selKnown1 |
124264 |
122944 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17202 |
16731 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
3 |
2 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
186 |
185 |
0 |
0 |
T28 |
0 |
155 |
0 |
0 |
T42 |
28 |
26 |
0 |
0 |
T43 |
32 |
30 |
0 |
0 |
T44 |
4 |
12 |
0 |
0 |
T57 |
2 |
1 |
0 |
0 |
T63 |
3 |
2 |
0 |
0 |
T67 |
42 |
41 |
0 |
0 |
T68 |
0 |
42 |
0 |
0 |
T73 |
1 |
0 |
0 |
0 |
T98 |
0 |
2 |
0 |
0 |
T115 |
2 |
1 |
0 |
0 |
T118 |
1 |
0 |
0 |
0 |
T163 |
0 |
15 |
0 |
0 |
T169 |
0 |
1 |
0 |
0 |
T180 |
8 |
23 |
0 |
0 |
T181 |
2 |
1 |
0 |
0 |
T182 |
3 |
2 |
0 |
0 |
T183 |
6 |
5 |
0 |
0 |
T184 |
3 |
2 |
0 |
0 |
T185 |
9 |
8 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124264 |
122944 |
0 |
0 |
T4 |
5 |
4 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T42 |
31 |
29 |
0 |
0 |
T43 |
38 |
36 |
0 |
0 |
T44 |
24 |
42 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T46 |
545 |
544 |
0 |
0 |
T62 |
5 |
4 |
0 |
0 |
T82 |
2 |
1 |
0 |
0 |
T83 |
2 |
1 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T180 |
6 |
11 |
0 |
0 |
T181 |
7 |
16 |
0 |
0 |
T182 |
9 |
17 |
0 |
0 |
T183 |
16 |
29 |
0 |
0 |
T184 |
25 |
43 |
0 |
0 |
T185 |
12 |
11 |
0 |
0 |
T187 |
0 |
1 |
0 |
0 |
T188 |
10 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T58,T21 |
0 | 1 | Covered | T6,T58,T21 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T58,T21 |
1 | 1 | Covered | T6,T58,T21 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
768 |
643 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
3 |
2 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T57 |
2 |
1 |
0 |
0 |
T63 |
3 |
2 |
0 |
0 |
T67 |
42 |
41 |
0 |
0 |
T68 |
0 |
42 |
0 |
0 |
T73 |
1 |
0 |
0 |
0 |
T98 |
0 |
2 |
0 |
0 |
T115 |
2 |
1 |
0 |
0 |
T118 |
1 |
0 |
0 |
0 |
T163 |
0 |
15 |
0 |
0 |
T169 |
0 |
1 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1695 |
714 |
0 |
0 |
T4 |
5 |
4 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T62 |
5 |
4 |
0 |
0 |
T82 |
2 |
1 |
0 |
0 |
T83 |
2 |
1 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T187 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T27,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T46,T27,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T27,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3140 |
3121 |
0 |
0 |
selKnown1 |
698 |
680 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3140 |
3121 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T27 |
186 |
185 |
0 |
0 |
T28 |
156 |
155 |
0 |
0 |
T42 |
19 |
18 |
0 |
0 |
T43 |
21 |
20 |
0 |
0 |
T44 |
0 |
9 |
0 |
0 |
T180 |
0 |
16 |
0 |
0 |
T189 |
147 |
146 |
0 |
0 |
T190 |
806 |
805 |
0 |
0 |
T191 |
1019 |
1018 |
0 |
0 |
T192 |
699 |
698 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
698 |
680 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T42 |
14 |
13 |
0 |
0 |
T43 |
22 |
21 |
0 |
0 |
T44 |
0 |
19 |
0 |
0 |
T46 |
545 |
544 |
0 |
0 |
T180 |
0 |
6 |
0 |
0 |
T181 |
0 |
10 |
0 |
0 |
T182 |
0 |
9 |
0 |
0 |
T183 |
0 |
14 |
0 |
0 |
T184 |
0 |
19 |
0 |
0 |
T188 |
0 |
8 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T46,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
59 |
46 |
0 |
0 |
T42 |
9 |
8 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T44 |
4 |
3 |
0 |
0 |
T180 |
8 |
7 |
0 |
0 |
T181 |
2 |
1 |
0 |
0 |
T182 |
3 |
2 |
0 |
0 |
T183 |
6 |
5 |
0 |
0 |
T184 |
3 |
2 |
0 |
0 |
T185 |
9 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145 |
132 |
0 |
0 |
T42 |
17 |
16 |
0 |
0 |
T43 |
16 |
15 |
0 |
0 |
T44 |
24 |
23 |
0 |
0 |
T180 |
6 |
5 |
0 |
0 |
T181 |
7 |
6 |
0 |
0 |
T182 |
9 |
8 |
0 |
0 |
T183 |
16 |
15 |
0 |
0 |
T184 |
25 |
24 |
0 |
0 |
T185 |
12 |
11 |
0 |
0 |
T188 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T27,T28,T189 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T46,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T27,T28,T189 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3090 |
3074 |
0 |
0 |
selKnown1 |
160 |
145 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3090 |
3074 |
0 |
0 |
T27 |
189 |
188 |
0 |
0 |
T28 |
150 |
149 |
0 |
0 |
T42 |
17 |
16 |
0 |
0 |
T43 |
20 |
19 |
0 |
0 |
T44 |
11 |
10 |
0 |
0 |
T180 |
24 |
23 |
0 |
0 |
T189 |
153 |
152 |
0 |
0 |
T190 |
781 |
780 |
0 |
0 |
T191 |
970 |
969 |
0 |
0 |
T192 |
724 |
723 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160 |
145 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T42 |
22 |
21 |
0 |
0 |
T43 |
21 |
20 |
0 |
0 |
T44 |
18 |
17 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T180 |
7 |
6 |
0 |
0 |
T181 |
7 |
6 |
0 |
0 |
T182 |
12 |
11 |
0 |
0 |
T183 |
0 |
10 |
0 |
0 |
T184 |
0 |
18 |
0 |
0 |
T188 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T46,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53 |
41 |
0 |
0 |
T42 |
5 |
4 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
6 |
5 |
0 |
0 |
T180 |
9 |
8 |
0 |
0 |
T181 |
2 |
1 |
0 |
0 |
T182 |
4 |
3 |
0 |
0 |
T183 |
8 |
7 |
0 |
0 |
T184 |
4 |
3 |
0 |
0 |
T185 |
4 |
3 |
0 |
0 |
T188 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146 |
132 |
0 |
0 |
T42 |
18 |
17 |
0 |
0 |
T43 |
19 |
18 |
0 |
0 |
T44 |
20 |
19 |
0 |
0 |
T180 |
8 |
7 |
0 |
0 |
T181 |
5 |
4 |
0 |
0 |
T182 |
10 |
9 |
0 |
0 |
T183 |
10 |
9 |
0 |
0 |
T184 |
20 |
19 |
0 |
0 |
T185 |
22 |
21 |
0 |
0 |
T188 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T27,T28,T189 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T42,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T27,T28,T189 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3427 |
3411 |
0 |
0 |
selKnown1 |
189 |
178 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3427 |
3411 |
0 |
0 |
T27 |
290 |
289 |
0 |
0 |
T28 |
296 |
295 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T43 |
20 |
19 |
0 |
0 |
T44 |
8 |
7 |
0 |
0 |
T180 |
18 |
17 |
0 |
0 |
T189 |
248 |
247 |
0 |
0 |
T190 |
789 |
788 |
0 |
0 |
T191 |
1002 |
1001 |
0 |
0 |
T192 |
682 |
681 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
189 |
178 |
0 |
0 |
T42 |
17 |
16 |
0 |
0 |
T43 |
25 |
24 |
0 |
0 |
T44 |
23 |
22 |
0 |
0 |
T180 |
7 |
6 |
0 |
0 |
T181 |
9 |
8 |
0 |
0 |
T182 |
31 |
30 |
0 |
0 |
T183 |
14 |
13 |
0 |
0 |
T184 |
26 |
25 |
0 |
0 |
T185 |
18 |
17 |
0 |
0 |
T188 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T27,T28,T189 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T24,T42 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T27,T28,T189 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69 |
53 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T27 |
3 |
2 |
0 |
0 |
T28 |
3 |
2 |
0 |
0 |
T42 |
7 |
6 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
7 |
6 |
0 |
0 |
T180 |
0 |
4 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
T190 |
3 |
2 |
0 |
0 |
T191 |
3 |
2 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152 |
140 |
0 |
0 |
T42 |
16 |
15 |
0 |
0 |
T43 |
21 |
20 |
0 |
0 |
T44 |
19 |
18 |
0 |
0 |
T180 |
7 |
6 |
0 |
0 |
T181 |
8 |
7 |
0 |
0 |
T182 |
21 |
20 |
0 |
0 |
T183 |
7 |
6 |
0 |
0 |
T184 |
22 |
21 |
0 |
0 |
T185 |
16 |
15 |
0 |
0 |
T188 |
13 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T27,T24,T28 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T46,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T27,T24,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
3382 |
3364 |
0 |
0 |
selKnown1 |
285 |
272 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3382 |
3364 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T27 |
293 |
292 |
0 |
0 |
T28 |
289 |
288 |
0 |
0 |
T42 |
18 |
17 |
0 |
0 |
T43 |
22 |
21 |
0 |
0 |
T44 |
0 |
10 |
0 |
0 |
T180 |
0 |
18 |
0 |
0 |
T189 |
254 |
253 |
0 |
0 |
T190 |
765 |
764 |
0 |
0 |
T191 |
954 |
953 |
0 |
0 |
T192 |
706 |
705 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
285 |
272 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T42 |
17 |
16 |
0 |
0 |
T43 |
21 |
20 |
0 |
0 |
T44 |
15 |
14 |
0 |
0 |
T46 |
136 |
135 |
0 |
0 |
T180 |
8 |
7 |
0 |
0 |
T181 |
10 |
9 |
0 |
0 |
T182 |
25 |
24 |
0 |
0 |
T183 |
7 |
6 |
0 |
0 |
T184 |
0 |
22 |
0 |
0 |
T188 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T27,T24,T28 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T46,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T27,T24,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
75 |
57 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T27 |
3 |
2 |
0 |
0 |
T28 |
3 |
2 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
7 |
6 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T180 |
0 |
4 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
T190 |
3 |
2 |
0 |
0 |
T191 |
3 |
2 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140 |
127 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T43 |
17 |
16 |
0 |
0 |
T44 |
8 |
7 |
0 |
0 |
T180 |
3 |
2 |
0 |
0 |
T181 |
7 |
6 |
0 |
0 |
T182 |
22 |
21 |
0 |
0 |
T183 |
7 |
6 |
0 |
0 |
T184 |
28 |
27 |
0 |
0 |
T185 |
14 |
13 |
0 |
0 |
T188 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T46,T74 |
0 | 1 | Covered | T46,T26,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T46,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T46,T74 |
1 | 1 | Covered | T46,T26,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
728 |
707 |
0 |
0 |
selKnown1 |
2967 |
2939 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
728 |
707 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T43 |
0 |
19 |
0 |
0 |
T44 |
0 |
13 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T180 |
0 |
9 |
0 |
0 |
T181 |
0 |
17 |
0 |
0 |
T182 |
0 |
17 |
0 |
0 |
T183 |
0 |
21 |
0 |
0 |
T184 |
0 |
29 |
0 |
0 |
T188 |
0 |
17 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
T194 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2967 |
2939 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
149 |
148 |
0 |
0 |
T28 |
121 |
120 |
0 |
0 |
T42 |
0 |
10 |
0 |
0 |
T43 |
0 |
18 |
0 |
0 |
T44 |
0 |
9 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T180 |
0 |
13 |
0 |
0 |
T189 |
111 |
110 |
0 |
0 |
T190 |
789 |
788 |
0 |
0 |
T191 |
1002 |
1001 |
0 |
0 |
T192 |
0 |
681 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T46,T74 |
0 | 1 | Covered | T46,T26,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T46,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T46,T74 |
1 | 1 | Covered | T46,T26,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
730 |
709 |
0 |
0 |
selKnown1 |
2963 |
2935 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
730 |
709 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T42 |
0 |
12 |
0 |
0 |
T43 |
0 |
19 |
0 |
0 |
T44 |
0 |
13 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T180 |
0 |
10 |
0 |
0 |
T181 |
0 |
17 |
0 |
0 |
T182 |
0 |
18 |
0 |
0 |
T183 |
0 |
21 |
0 |
0 |
T184 |
0 |
29 |
0 |
0 |
T188 |
0 |
16 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
T194 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2963 |
2935 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
149 |
148 |
0 |
0 |
T28 |
121 |
120 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T43 |
0 |
17 |
0 |
0 |
T44 |
0 |
8 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T180 |
0 |
13 |
0 |
0 |
T189 |
111 |
110 |
0 |
0 |
T190 |
789 |
788 |
0 |
0 |
T191 |
1002 |
1001 |
0 |
0 |
T192 |
0 |
681 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T46,T24,T74 |
0 | 1 | Covered | T23,T46,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T46,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46,T24,T74 |
1 | 1 | Covered | T23,T46,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
178 |
151 |
0 |
0 |
selKnown1 |
2919 |
2893 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178 |
151 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T43 |
0 |
25 |
0 |
0 |
T44 |
0 |
9 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T180 |
0 |
18 |
0 |
0 |
T181 |
0 |
13 |
0 |
0 |
T182 |
0 |
18 |
0 |
0 |
T183 |
0 |
11 |
0 |
0 |
T184 |
0 |
15 |
0 |
0 |
T188 |
0 |
25 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2919 |
2893 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T27 |
152 |
151 |
0 |
0 |
T28 |
114 |
113 |
0 |
0 |
T42 |
0 |
20 |
0 |
0 |
T43 |
0 |
13 |
0 |
0 |
T44 |
0 |
5 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T180 |
0 |
10 |
0 |
0 |
T189 |
117 |
116 |
0 |
0 |
T190 |
765 |
764 |
0 |
0 |
T191 |
954 |
953 |
0 |
0 |
T192 |
0 |
705 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T46,T24,T74 |
0 | 1 | Covered | T23,T46,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T46,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46,T24,T74 |
1 | 1 | Covered | T23,T46,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
178 |
151 |
0 |
0 |
selKnown1 |
2921 |
2895 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178 |
151 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T42 |
0 |
10 |
0 |
0 |
T43 |
0 |
23 |
0 |
0 |
T44 |
0 |
9 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T180 |
0 |
17 |
0 |
0 |
T181 |
0 |
13 |
0 |
0 |
T182 |
0 |
18 |
0 |
0 |
T183 |
0 |
12 |
0 |
0 |
T184 |
0 |
16 |
0 |
0 |
T188 |
0 |
26 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2921 |
2895 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T27 |
152 |
151 |
0 |
0 |
T28 |
114 |
113 |
0 |
0 |
T42 |
0 |
21 |
0 |
0 |
T43 |
0 |
12 |
0 |
0 |
T44 |
0 |
5 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T180 |
0 |
11 |
0 |
0 |
T189 |
117 |
116 |
0 |
0 |
T190 |
765 |
764 |
0 |
0 |
T191 |
954 |
953 |
0 |
0 |
T192 |
0 |
705 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T24,T74,T75 |
0 | 1 | Covered | T23,T25,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T27,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T24,T74,T75 |
1 | 1 | Covered | T23,T25,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
208 |
190 |
0 |
0 |
selKnown1 |
27243 |
27213 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
208 |
190 |
0 |
0 |
T42 |
17 |
16 |
0 |
0 |
T43 |
22 |
21 |
0 |
0 |
T44 |
24 |
23 |
0 |
0 |
T180 |
14 |
13 |
0 |
0 |
T181 |
23 |
22 |
0 |
0 |
T182 |
40 |
39 |
0 |
0 |
T183 |
8 |
7 |
0 |
0 |
T184 |
17 |
16 |
0 |
0 |
T185 |
11 |
10 |
0 |
0 |
T188 |
24 |
23 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27243 |
27213 |
0 |
0 |
T22 |
1659 |
1658 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T27 |
324 |
323 |
0 |
0 |
T30 |
3970 |
3969 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T63 |
1408 |
1407 |
0 |
0 |
T195 |
4682 |
4681 |
0 |
0 |
T196 |
1979 |
1978 |
0 |
0 |
T197 |
3961 |
3960 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T24,T74,T75 |
0 | 1 | Covered | T23,T25,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T27,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T24,T74,T75 |
1 | 1 | Covered | T23,T25,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
209 |
191 |
0 |
0 |
selKnown1 |
27242 |
27212 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209 |
191 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T43 |
20 |
19 |
0 |
0 |
T44 |
26 |
25 |
0 |
0 |
T180 |
13 |
12 |
0 |
0 |
T181 |
22 |
21 |
0 |
0 |
T182 |
40 |
39 |
0 |
0 |
T183 |
7 |
6 |
0 |
0 |
T184 |
18 |
17 |
0 |
0 |
T185 |
11 |
10 |
0 |
0 |
T188 |
24 |
23 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27242 |
27212 |
0 |
0 |
T22 |
1659 |
1658 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T27 |
324 |
323 |
0 |
0 |
T30 |
3970 |
3969 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T63 |
1408 |
1407 |
0 |
0 |
T195 |
4682 |
4681 |
0 |
0 |
T196 |
1979 |
1978 |
0 |
0 |
T197 |
3961 |
3960 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T35,T198 |
0 | 1 | Covered | T23,T35,T198 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T27,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T35,T198 |
1 | 1 | Covered | T23,T35,T198 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
456 |
413 |
0 |
0 |
selKnown1 |
27198 |
27167 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456 |
413 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T35 |
8 |
7 |
0 |
0 |
T36 |
2 |
1 |
0 |
0 |
T46 |
130 |
129 |
0 |
0 |
T198 |
2 |
1 |
0 |
0 |
T199 |
2 |
1 |
0 |
0 |
T200 |
29 |
28 |
0 |
0 |
T201 |
31 |
30 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
T203 |
0 |
1 |
0 |
0 |
T204 |
0 |
27 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27198 |
27167 |
0 |
0 |
T22 |
1659 |
1658 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T27 |
327 |
326 |
0 |
0 |
T30 |
3970 |
3969 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T63 |
1408 |
1407 |
0 |
0 |
T195 |
4682 |
4681 |
0 |
0 |
T196 |
1979 |
1978 |
0 |
0 |
T197 |
3961 |
3960 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T23,T35,T198 |
0 | 1 | Covered | T23,T35,T198 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T27,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T23,T35,T198 |
1 | 1 | Covered | T23,T35,T198 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
452 |
409 |
0 |
0 |
selKnown1 |
27201 |
27170 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452 |
409 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T35 |
8 |
7 |
0 |
0 |
T36 |
2 |
1 |
0 |
0 |
T46 |
130 |
129 |
0 |
0 |
T198 |
2 |
1 |
0 |
0 |
T199 |
2 |
1 |
0 |
0 |
T200 |
29 |
28 |
0 |
0 |
T201 |
31 |
30 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
T203 |
0 |
1 |
0 |
0 |
T204 |
0 |
27 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27201 |
27170 |
0 |
0 |
T22 |
1659 |
1658 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T27 |
327 |
326 |
0 |
0 |
T30 |
3970 |
3969 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T63 |
1408 |
1407 |
0 |
0 |
T195 |
4682 |
4681 |
0 |
0 |
T196 |
1979 |
1978 |
0 |
0 |
T197 |
3961 |
3960 |
0 |
0 |