Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T9 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
12944 |
0 |
0 |
| T1 |
9967526 |
4 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T13 |
0 |
7 |
0 |
0 |
| T14 |
0 |
8 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T113 |
1225970 |
0 |
0 |
0 |
| T118 |
9587491 |
0 |
0 |
0 |
| T139 |
0 |
6 |
0 |
0 |
| T140 |
0 |
2 |
0 |
0 |
| T141 |
0 |
2 |
0 |
0 |
| T208 |
2436610 |
0 |
0 |
0 |
| T325 |
576374 |
0 |
0 |
0 |
| T351 |
921938 |
0 |
0 |
0 |
| T352 |
1601170 |
0 |
0 |
0 |
| T353 |
14702847 |
0 |
0 |
0 |
| T354 |
964130 |
0 |
0 |
0 |
| T355 |
603940 |
0 |
0 |
0 |
| T369 |
0 |
6 |
0 |
0 |
| T371 |
0 |
2 |
0 |
0 |
| T372 |
0 |
3 |
0 |
0 |
| T373 |
0 |
3 |
0 |
0 |
| T374 |
0 |
6 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T402 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
12952 |
0 |
0 |
| T1 |
10375363 |
4 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
5 |
0 |
0 |
| T13 |
0 |
8 |
0 |
0 |
| T14 |
0 |
9 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T113 |
1275725 |
0 |
0 |
0 |
| T118 |
9973162 |
0 |
0 |
0 |
| T139 |
0 |
6 |
0 |
0 |
| T140 |
0 |
2 |
0 |
0 |
| T141 |
0 |
2 |
0 |
0 |
| T208 |
2535812 |
0 |
0 |
0 |
| T325 |
599577 |
0 |
0 |
0 |
| T351 |
959172 |
0 |
0 |
0 |
| T352 |
1666150 |
0 |
0 |
0 |
| T353 |
15304214 |
0 |
0 |
0 |
| T354 |
1003122 |
0 |
0 |
0 |
| T355 |
628263 |
0 |
0 |
0 |
| T369 |
0 |
6 |
0 |
0 |
| T371 |
0 |
2 |
0 |
0 |
| T372 |
0 |
3 |
0 |
0 |
| T373 |
0 |
3 |
0 |
0 |
| T374 |
0 |
6 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T402 |
0 |
4 |
0 |
0 |