Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T177,T24,T25 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T177,T24,T25 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
16209 |
15766 |
0 |
0 |
selKnown1 |
113261 |
111964 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16209 |
15766 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T18 |
6 |
5 |
0 |
0 |
T20 |
3 |
2 |
0 |
0 |
T24 |
266 |
265 |
0 |
0 |
T25 |
833 |
832 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T41 |
9 |
7 |
0 |
0 |
T42 |
17 |
15 |
0 |
0 |
T43 |
19 |
17 |
0 |
0 |
T44 |
16 |
14 |
0 |
0 |
T60 |
3 |
2 |
0 |
0 |
T67 |
30 |
29 |
0 |
0 |
T112 |
3 |
2 |
0 |
0 |
T113 |
1 |
0 |
0 |
0 |
T161 |
4 |
3 |
0 |
0 |
T163 |
0 |
3 |
0 |
0 |
T178 |
4 |
16 |
0 |
0 |
T179 |
5 |
4 |
0 |
0 |
T180 |
4 |
3 |
0 |
0 |
T181 |
4 |
3 |
0 |
0 |
T182 |
3 |
2 |
0 |
0 |
T183 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113261 |
111964 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T18 |
6 |
5 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T20 |
3 |
2 |
0 |
0 |
T41 |
16 |
14 |
0 |
0 |
T42 |
11 |
9 |
0 |
0 |
T43 |
21 |
19 |
0 |
0 |
T44 |
17 |
15 |
0 |
0 |
T45 |
545 |
544 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T82 |
2 |
1 |
0 |
0 |
T83 |
3 |
2 |
0 |
0 |
T89 |
0 |
1 |
0 |
0 |
T123 |
0 |
3 |
0 |
0 |
T178 |
35 |
33 |
0 |
0 |
T179 |
15 |
29 |
0 |
0 |
T180 |
14 |
31 |
0 |
0 |
T181 |
25 |
46 |
0 |
0 |
T182 |
18 |
17 |
0 |
0 |
T184 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T18,T20 |
0 | 1 | Covered | T5,T18,T20 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T18,T20 |
1 | 1 | Covered | T5,T18,T20 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
717 |
600 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T18 |
6 |
5 |
0 |
0 |
T20 |
3 |
2 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T60 |
3 |
2 |
0 |
0 |
T67 |
30 |
29 |
0 |
0 |
T112 |
3 |
2 |
0 |
0 |
T113 |
1 |
0 |
0 |
0 |
T161 |
4 |
3 |
0 |
0 |
T163 |
0 |
3 |
0 |
0 |
T183 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1687 |
720 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T18 |
6 |
5 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T20 |
3 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T82 |
2 |
1 |
0 |
0 |
T83 |
3 |
2 |
0 |
0 |
T89 |
0 |
1 |
0 |
0 |
T123 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T185 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T185 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2527 |
2511 |
0 |
0 |
selKnown1 |
1232 |
1215 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2527 |
2511 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
266 |
265 |
0 |
0 |
T25 |
833 |
832 |
0 |
0 |
T41 |
5 |
4 |
0 |
0 |
T42 |
15 |
14 |
0 |
0 |
T43 |
14 |
13 |
0 |
0 |
T44 |
7 |
6 |
0 |
0 |
T178 |
0 |
13 |
0 |
0 |
T185 |
990 |
989 |
0 |
0 |
T186 |
19 |
18 |
0 |
0 |
T187 |
289 |
288 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1232 |
1215 |
0 |
0 |
T41 |
11 |
10 |
0 |
0 |
T42 |
4 |
3 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T44 |
10 |
9 |
0 |
0 |
T45 |
545 |
544 |
0 |
0 |
T46 |
545 |
544 |
0 |
0 |
T178 |
18 |
17 |
0 |
0 |
T179 |
0 |
15 |
0 |
0 |
T180 |
0 |
18 |
0 |
0 |
T181 |
0 |
22 |
0 |
0 |
T185 |
1 |
0 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T41,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T45,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T41,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42 |
31 |
0 |
0 |
T41 |
4 |
3 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
5 |
4 |
0 |
0 |
T44 |
9 |
8 |
0 |
0 |
T178 |
4 |
3 |
0 |
0 |
T179 |
5 |
4 |
0 |
0 |
T180 |
4 |
3 |
0 |
0 |
T181 |
4 |
3 |
0 |
0 |
T182 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131 |
117 |
0 |
0 |
T41 |
5 |
4 |
0 |
0 |
T42 |
7 |
6 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
7 |
6 |
0 |
0 |
T178 |
17 |
16 |
0 |
0 |
T179 |
15 |
14 |
0 |
0 |
T180 |
14 |
13 |
0 |
0 |
T181 |
25 |
24 |
0 |
0 |
T182 |
18 |
17 |
0 |
0 |
T184 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T26,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2556 |
2539 |
0 |
0 |
selKnown1 |
172 |
156 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2556 |
2539 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
265 |
264 |
0 |
0 |
T25 |
856 |
855 |
0 |
0 |
T41 |
5 |
4 |
0 |
0 |
T42 |
16 |
15 |
0 |
0 |
T43 |
26 |
25 |
0 |
0 |
T44 |
0 |
8 |
0 |
0 |
T178 |
0 |
10 |
0 |
0 |
T185 |
970 |
969 |
0 |
0 |
T186 |
19 |
18 |
0 |
0 |
T187 |
294 |
293 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172 |
156 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T41 |
15 |
14 |
0 |
0 |
T42 |
5 |
4 |
0 |
0 |
T43 |
13 |
12 |
0 |
0 |
T44 |
13 |
12 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T178 |
20 |
19 |
0 |
0 |
T179 |
16 |
15 |
0 |
0 |
T180 |
0 |
9 |
0 |
0 |
T181 |
0 |
26 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T45,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43 |
30 |
0 |
0 |
T41 |
3 |
2 |
0 |
0 |
T42 |
6 |
5 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T178 |
3 |
2 |
0 |
0 |
T179 |
5 |
4 |
0 |
0 |
T180 |
8 |
7 |
0 |
0 |
T181 |
4 |
3 |
0 |
0 |
T182 |
2 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151 |
136 |
0 |
0 |
T41 |
13 |
12 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
14 |
13 |
0 |
0 |
T44 |
12 |
11 |
0 |
0 |
T178 |
18 |
17 |
0 |
0 |
T179 |
15 |
14 |
0 |
0 |
T180 |
7 |
6 |
0 |
0 |
T181 |
25 |
24 |
0 |
0 |
T182 |
17 |
16 |
0 |
0 |
T184 |
17 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T41,T42,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2792 |
2775 |
0 |
0 |
selKnown1 |
111 |
101 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2792 |
2775 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
446 |
445 |
0 |
0 |
T25 |
817 |
816 |
0 |
0 |
T41 |
8 |
7 |
0 |
0 |
T42 |
13 |
12 |
0 |
0 |
T43 |
22 |
21 |
0 |
0 |
T44 |
0 |
8 |
0 |
0 |
T178 |
0 |
12 |
0 |
0 |
T179 |
0 |
10 |
0 |
0 |
T185 |
973 |
972 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T187 |
419 |
418 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
111 |
101 |
0 |
0 |
T41 |
16 |
15 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
7 |
6 |
0 |
0 |
T178 |
13 |
12 |
0 |
0 |
T179 |
19 |
18 |
0 |
0 |
T180 |
10 |
9 |
0 |
0 |
T181 |
18 |
17 |
0 |
0 |
T182 |
12 |
11 |
0 |
0 |
T184 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T41 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
65 |
50 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
3 |
2 |
0 |
0 |
T25 |
3 |
2 |
0 |
0 |
T42 |
4 |
3 |
0 |
0 |
T43 |
4 |
3 |
0 |
0 |
T44 |
5 |
4 |
0 |
0 |
T178 |
4 |
3 |
0 |
0 |
T179 |
0 |
3 |
0 |
0 |
T180 |
0 |
14 |
0 |
0 |
T185 |
3 |
2 |
0 |
0 |
T187 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114 |
102 |
0 |
0 |
T41 |
11 |
10 |
0 |
0 |
T42 |
3 |
2 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
7 |
6 |
0 |
0 |
T178 |
11 |
10 |
0 |
0 |
T179 |
14 |
13 |
0 |
0 |
T180 |
11 |
10 |
0 |
0 |
T181 |
22 |
21 |
0 |
0 |
T182 |
15 |
14 |
0 |
0 |
T184 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T185 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T45,T46,T41 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T185 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2790 |
2775 |
0 |
0 |
selKnown1 |
407 |
395 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2775 |
0 |
0 |
T24 |
444 |
443 |
0 |
0 |
T25 |
839 |
838 |
0 |
0 |
T41 |
6 |
5 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
17 |
16 |
0 |
0 |
T44 |
10 |
9 |
0 |
0 |
T178 |
11 |
10 |
0 |
0 |
T179 |
0 |
14 |
0 |
0 |
T185 |
952 |
951 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T187 |
424 |
423 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407 |
395 |
0 |
0 |
T41 |
16 |
15 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
7 |
6 |
0 |
0 |
T44 |
8 |
7 |
0 |
0 |
T45 |
128 |
127 |
0 |
0 |
T46 |
133 |
132 |
0 |
0 |
T178 |
18 |
17 |
0 |
0 |
T179 |
21 |
20 |
0 |
0 |
T180 |
20 |
19 |
0 |
0 |
T181 |
23 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T45,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
64 |
50 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
3 |
2 |
0 |
0 |
T25 |
3 |
2 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
9 |
8 |
0 |
0 |
T44 |
6 |
5 |
0 |
0 |
T178 |
3 |
2 |
0 |
0 |
T179 |
6 |
5 |
0 |
0 |
T180 |
0 |
7 |
0 |
0 |
T185 |
3 |
2 |
0 |
0 |
T187 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127 |
113 |
0 |
0 |
T41 |
10 |
9 |
0 |
0 |
T42 |
4 |
3 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
8 |
7 |
0 |
0 |
T178 |
15 |
14 |
0 |
0 |
T179 |
19 |
18 |
0 |
0 |
T180 |
14 |
13 |
0 |
0 |
T181 |
21 |
20 |
0 |
0 |
T182 |
14 |
13 |
0 |
0 |
T184 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T21 |
0 | 1 | Covered | T21,T26,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T1,T21 |
1 | 1 | Covered | T21,T26,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1306 |
1286 |
0 |
0 |
selKnown1 |
2411 |
2384 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1306 |
1286 |
0 |
0 |
T41 |
17 |
16 |
0 |
0 |
T42 |
14 |
13 |
0 |
0 |
T43 |
30 |
29 |
0 |
0 |
T44 |
13 |
12 |
0 |
0 |
T45 |
546 |
545 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T178 |
18 |
17 |
0 |
0 |
T179 |
0 |
20 |
0 |
0 |
T180 |
0 |
31 |
0 |
0 |
T181 |
0 |
13 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2411 |
2384 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
228 |
227 |
0 |
0 |
T25 |
817 |
816 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
8 |
0 |
0 |
T43 |
0 |
20 |
0 |
0 |
T44 |
0 |
9 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T178 |
0 |
13 |
0 |
0 |
T179 |
0 |
13 |
0 |
0 |
T185 |
973 |
972 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T187 |
0 |
251 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T21 |
0 | 1 | Covered | T21,T26,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T1,T21 |
1 | 1 | Covered | T21,T26,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1303 |
1283 |
0 |
0 |
selKnown1 |
2411 |
2384 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1303 |
1283 |
0 |
0 |
T41 |
18 |
17 |
0 |
0 |
T42 |
14 |
13 |
0 |
0 |
T43 |
28 |
27 |
0 |
0 |
T44 |
13 |
12 |
0 |
0 |
T45 |
546 |
545 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T178 |
19 |
18 |
0 |
0 |
T179 |
0 |
18 |
0 |
0 |
T180 |
0 |
31 |
0 |
0 |
T181 |
0 |
12 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2411 |
2384 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
228 |
227 |
0 |
0 |
T25 |
817 |
816 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T43 |
0 |
18 |
0 |
0 |
T44 |
0 |
10 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T178 |
0 |
12 |
0 |
0 |
T179 |
0 |
12 |
0 |
0 |
T185 |
973 |
972 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T187 |
0 |
251 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T72 |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T1,T72 |
1 | 1 | Covered | T24,T25,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
229 |
202 |
0 |
0 |
selKnown1 |
2405 |
2379 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229 |
202 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T41 |
0 |
24 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
10 |
0 |
0 |
T44 |
0 |
31 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T178 |
0 |
26 |
0 |
0 |
T179 |
0 |
11 |
0 |
0 |
T180 |
0 |
23 |
0 |
0 |
T181 |
0 |
21 |
0 |
0 |
T185 |
1 |
0 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2405 |
2379 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
226 |
225 |
0 |
0 |
T25 |
839 |
838 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T41 |
0 |
6 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T43 |
0 |
13 |
0 |
0 |
T44 |
0 |
10 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T178 |
0 |
11 |
0 |
0 |
T179 |
0 |
15 |
0 |
0 |
T185 |
952 |
951 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T187 |
0 |
256 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T72 |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T1,T72 |
1 | 1 | Covered | T24,T25,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
230 |
203 |
0 |
0 |
selKnown1 |
2408 |
2382 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
230 |
203 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T41 |
0 |
25 |
0 |
0 |
T42 |
0 |
8 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
0 |
32 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T178 |
0 |
23 |
0 |
0 |
T179 |
0 |
11 |
0 |
0 |
T180 |
0 |
23 |
0 |
0 |
T181 |
0 |
21 |
0 |
0 |
T185 |
1 |
0 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2408 |
2382 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
226 |
225 |
0 |
0 |
T25 |
839 |
838 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T41 |
0 |
7 |
0 |
0 |
T42 |
0 |
10 |
0 |
0 |
T43 |
0 |
14 |
0 |
0 |
T44 |
0 |
11 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T178 |
0 |
10 |
0 |
0 |
T179 |
0 |
15 |
0 |
0 |
T185 |
952 |
951 |
0 |
0 |
T186 |
1 |
0 |
0 |
0 |
T187 |
0 |
256 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T21 |
0 | 1 | Covered | T21,T41,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T1,T21 |
1 | 1 | Covered | T21,T41,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
203 |
186 |
0 |
0 |
selKnown1 |
24878 |
24849 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
203 |
186 |
0 |
0 |
T41 |
19 |
18 |
0 |
0 |
T42 |
11 |
10 |
0 |
0 |
T43 |
26 |
25 |
0 |
0 |
T44 |
15 |
14 |
0 |
0 |
T178 |
20 |
19 |
0 |
0 |
T179 |
22 |
21 |
0 |
0 |
T180 |
25 |
24 |
0 |
0 |
T181 |
13 |
12 |
0 |
0 |
T182 |
24 |
23 |
0 |
0 |
T184 |
21 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24878 |
24849 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T24 |
479 |
478 |
0 |
0 |
T25 |
832 |
831 |
0 |
0 |
T138 |
1980 |
1979 |
0 |
0 |
T148 |
1644 |
1643 |
0 |
0 |
T149 |
0 |
1646 |
0 |
0 |
T185 |
989 |
988 |
0 |
0 |
T186 |
18 |
17 |
0 |
0 |
T191 |
1992 |
1991 |
0 |
0 |
T192 |
3979 |
3978 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T21 |
0 | 1 | Covered | T21,T41,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T1,T21 |
1 | 1 | Covered | T21,T41,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
204 |
187 |
0 |
0 |
selKnown1 |
24878 |
24849 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204 |
187 |
0 |
0 |
T41 |
19 |
18 |
0 |
0 |
T42 |
11 |
10 |
0 |
0 |
T43 |
28 |
27 |
0 |
0 |
T44 |
15 |
14 |
0 |
0 |
T178 |
22 |
21 |
0 |
0 |
T179 |
20 |
19 |
0 |
0 |
T180 |
25 |
24 |
0 |
0 |
T181 |
14 |
13 |
0 |
0 |
T182 |
22 |
21 |
0 |
0 |
T184 |
21 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24878 |
24849 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T24 |
479 |
478 |
0 |
0 |
T25 |
832 |
831 |
0 |
0 |
T138 |
1980 |
1979 |
0 |
0 |
T148 |
1644 |
1643 |
0 |
0 |
T149 |
0 |
1646 |
0 |
0 |
T185 |
989 |
988 |
0 |
0 |
T186 |
18 |
17 |
0 |
0 |
T191 |
1992 |
1991 |
0 |
0 |
T192 |
3979 |
3978 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T177 |
0 | 1 | Covered | T177,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T185 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T1,T177 |
1 | 1 | Covered | T177,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
572 |
532 |
0 |
0 |
selKnown1 |
24869 |
24841 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
572 |
532 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
7 |
0 |
0 |
T45 |
125 |
124 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T177 |
34 |
33 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T193 |
2 |
1 |
0 |
0 |
T194 |
31 |
30 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
T196 |
0 |
1 |
0 |
0 |
T197 |
0 |
7 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24869 |
24841 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T24 |
478 |
477 |
0 |
0 |
T25 |
855 |
854 |
0 |
0 |
T138 |
1980 |
1979 |
0 |
0 |
T148 |
1644 |
1643 |
0 |
0 |
T149 |
1647 |
1646 |
0 |
0 |
T185 |
969 |
968 |
0 |
0 |
T186 |
18 |
17 |
0 |
0 |
T191 |
1992 |
1991 |
0 |
0 |
T192 |
3979 |
3978 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T177 |
0 | 1 | Covered | T177,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T185 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T5,T1,T177 |
1 | 1 | Covered | T177,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
566 |
526 |
0 |
0 |
selKnown1 |
24869 |
24841 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
566 |
526 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
7 |
0 |
0 |
T45 |
125 |
124 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T177 |
34 |
33 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T193 |
2 |
1 |
0 |
0 |
T194 |
31 |
30 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
T196 |
0 |
1 |
0 |
0 |
T197 |
0 |
7 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24869 |
24841 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T24 |
478 |
477 |
0 |
0 |
T25 |
855 |
854 |
0 |
0 |
T138 |
1980 |
1979 |
0 |
0 |
T148 |
1644 |
1643 |
0 |
0 |
T149 |
1647 |
1646 |
0 |
0 |
T185 |
969 |
968 |
0 |
0 |
T186 |
18 |
17 |
0 |
0 |
T191 |
1992 |
1991 |
0 |
0 |
T192 |
3979 |
3978 |
0 |
0 |