Line Coverage for Module :
prim_sync_reqack
| Line No. | Total | Covered | Percent |
TOTAL | | 36 | 36 | 100.00 |
CONT_ASSIGN | 55 | 0 | 0 | |
CONT_ASSIGN | 194 | 1 | 1 | 100.00 |
CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
ALWAYS | 219 | 12 | 12 | 100.00 |
ALWAYS | 263 | 12 | 12 | 100.00 |
ALWAYS | 307 | 5 | 5 | 100.00 |
ALWAYS | 316 | 5 | 5 | 100.00 |
CONT_ASSIGN | 335 | 0 | 0 | |
ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
55 |
|
unreachable |
194 |
1 |
1 |
195 |
1 |
1 |
219 |
1 |
1 |
222 |
1 |
1 |
223 |
1 |
1 |
225 |
1 |
1 |
229 |
1 |
1 |
230 |
1 |
1 |
233 |
1 |
1 |
234 |
1 |
1 |
|
|
|
MISSING_ELSE |
241 |
1 |
1 |
242 |
1 |
1 |
245 |
1 |
1 |
246 |
1 |
1 |
|
|
|
MISSING_ELSE |
263 |
1 |
1 |
266 |
1 |
1 |
267 |
1 |
1 |
269 |
1 |
1 |
273 |
1 |
1 |
274 |
1 |
1 |
277 |
1 |
1 |
278 |
1 |
1 |
|
|
|
MISSING_ELSE |
285 |
1 |
1 |
286 |
1 |
1 |
289 |
1 |
1 |
290 |
1 |
1 |
|
|
|
MISSING_ELSE |
307 |
1 |
1 |
308 |
1 |
1 |
309 |
1 |
1 |
311 |
1 |
1 |
312 |
1 |
1 |
316 |
1 |
1 |
317 |
1 |
1 |
318 |
1 |
1 |
320 |
1 |
1 |
321 |
1 |
1 |
335 |
|
unreachable |
339 |
|
unreachable |
340 |
|
unreachable |
341 |
|
unreachable |
342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Module :
prim_sync_reqack
| Total | Covered | Percent |
Conditions | 6 | 4 | 66.67 |
Logical | 6 | 4 | 66.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 194
EXPRESSION (src_req_i & src_ack_o)
----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T1,T5 |
LINE 195
EXPRESSION (dst_req_o & dst_ack_i)
----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T5 |
1 | 1 | Covered | T4,T1,T5 |
Branch Coverage for Module :
prim_sync_reqack
| Line No. | Total | Covered | Percent |
Branches |
|
12 |
12 |
100.00 |
CASE |
225 |
4 |
4 |
100.00 |
CASE |
269 |
4 |
4 |
100.00 |
IF |
307 |
2 |
2 |
100.00 |
IF |
316 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs)
-2-: 233 if (gen_nrz_hs_protocol.src_handshake)
-3-: 245 if (gen_nrz_hs_protocol.src_handshake)
Branches:
-1- | -2- | -3- | Status | Tests |
EVEN |
1 |
- |
Covered |
T4,T1,T5 |
EVEN |
0 |
- |
Covered |
T4,T1,T5 |
ODD |
- |
1 |
Covered |
T1,T15,T86 |
ODD |
- |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-: 277 if (gen_nrz_hs_protocol.dst_handshake)
-3-: 289 if (gen_nrz_hs_protocol.dst_handshake)
Branches:
-1- | -2- | -3- | Status | Tests |
EVEN |
1 |
- |
Covered |
T4,T1,T5 |
EVEN |
0 |
- |
Covered |
T4,T1,T5 |
ODD |
- |
1 |
Covered |
T1,T15,T86 |
ODD |
- |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 307 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 316 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Module :
prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
724748763 |
4290 |
0 |
0 |
T1 |
141413 |
5 |
0 |
0 |
T2 |
483383 |
1 |
0 |
0 |
T3 |
0 |
6 |
0 |
0 |
T4 |
214119 |
1 |
0 |
0 |
T5 |
86285 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
500013 |
24 |
0 |
0 |
T38 |
291499 |
4 |
0 |
0 |
T59 |
222642 |
4 |
0 |
0 |
T86 |
93754 |
2 |
0 |
0 |
T87 |
429714 |
24 |
0 |
0 |
T88 |
185439 |
2 |
0 |
0 |
T89 |
271112 |
2 |
0 |
0 |
T95 |
26440 |
8 |
0 |
0 |
T96 |
68667 |
0 |
0 |
0 |
T97 |
342108 |
0 |
0 |
0 |
T98 |
31231 |
0 |
0 |
0 |
T99 |
0 |
3 |
0 |
0 |
T100 |
0 |
3 |
0 |
0 |
T102 |
116201 |
0 |
0 |
0 |
T170 |
0 |
11 |
0 |
0 |
T273 |
18223 |
0 |
0 |
0 |
T274 |
22608 |
0 |
0 |
0 |
T275 |
38601 |
0 |
0 |
0 |
T276 |
79467 |
0 |
0 |
0 |
T277 |
57893 |
0 |
0 |
0 |
SyncReqAckHoldReq
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
942410461 |
4075 |
0 |
0 |
T1 |
110650 |
5 |
0 |
0 |
T2 |
201249 |
1 |
0 |
0 |
T3 |
0 |
6 |
0 |
0 |
T4 |
214119 |
1 |
0 |
0 |
T5 |
69538 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
142909 |
24 |
0 |
0 |
T38 |
234685 |
4 |
0 |
0 |
T59 |
178487 |
4 |
0 |
0 |
T86 |
75017 |
2 |
0 |
0 |
T87 |
128766 |
24 |
0 |
0 |
T88 |
146171 |
2 |
0 |
0 |
T89 |
217108 |
2 |
0 |
0 |
T95 |
108587 |
8 |
0 |
0 |
T96 |
282934 |
0 |
0 |
0 |
T97 |
142378 |
0 |
0 |
0 |
T98 |
128542 |
0 |
0 |
0 |
T99 |
0 |
3 |
0 |
0 |
T100 |
0 |
3 |
0 |
0 |
T102 |
1143 |
0 |
0 |
0 |
T170 |
0 |
11 |
0 |
0 |
T273 |
74351 |
0 |
0 |
0 |
T274 |
92617 |
0 |
0 |
0 |
T275 |
159257 |
0 |
0 |
0 |
T276 |
327931 |
0 |
0 |
0 |
T277 |
238050 |
0 |
0 |
0 |