Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 36 | 36 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
| ALWAYS | 219 | 12 | 12 | 100.00 |
| ALWAYS | 263 | 12 | 12 | 100.00 |
| ALWAYS | 307 | 5 | 5 | 100.00 |
| ALWAYS | 316 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 219 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 225 |
1 |
1 |
| 229 |
1 |
1 |
| 230 |
1 |
1 |
| 233 |
1 |
1 |
| 234 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
| 245 |
1 |
1 |
| 246 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 263 |
1 |
1 |
| 266 |
1 |
1 |
| 267 |
1 |
1 |
| 269 |
1 |
1 |
| 273 |
1 |
1 |
| 274 |
1 |
1 |
| 277 |
1 |
1 |
| 278 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 285 |
1 |
1 |
| 286 |
1 |
1 |
| 289 |
1 |
1 |
| 290 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 307 |
1 |
1 |
| 308 |
1 |
1 |
| 309 |
1 |
1 |
| 311 |
1 |
1 |
| 312 |
1 |
1 |
| 316 |
1 |
1 |
| 317 |
1 |
1 |
| 318 |
1 |
1 |
| 320 |
1 |
1 |
| 321 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Total | Covered | Percent |
| Conditions | 6 | 3 | 50.00 |
| Logical | 6 | 3 | 50.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 194
EXPRESSION (src_req_i & src_ack_o)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 195
EXPRESSION (dst_req_o & dst_ack_i)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_arb.gen_wr_req.u_dst_update_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
12 |
100.00 |
| CASE |
225 |
4 |
4 |
100.00 |
| CASE |
269 |
4 |
4 |
100.00 |
| IF |
307 |
2 |
2 |
100.00 |
| IF |
316 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs)
-2-: 233 if (gen_nrz_hs_protocol.src_handshake)
-3-: 245 if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T1,T2,T3 |
| EVEN |
0 |
- |
Covered |
T1,T2,T3 |
| ODD |
- |
1 |
Covered |
T1,T3,T9 |
| ODD |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-: 277 if (gen_nrz_hs_protocol.dst_handshake)
-3-: 289 if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T1,T2,T3 |
| EVEN |
0 |
- |
Covered |
T1,T2,T3 |
| ODD |
- |
1 |
Covered |
T1,T3,T9 |
| ODD |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 307 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 316 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
138486770 |
343 |
0 |
0 |
| T1 |
31246 |
3 |
0 |
0 |
| T2 |
0 |
1 |
0 |
0 |
| T3 |
0 |
6 |
0 |
0 |
| T5 |
17214 |
0 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
6 |
0 |
0 |
| T10 |
0 |
3 |
0 |
0 |
| T11 |
0 |
8 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T15 |
363682 |
0 |
0 |
0 |
| T38 |
57571 |
0 |
0 |
0 |
| T59 |
45088 |
0 |
0 |
0 |
| T86 |
19073 |
0 |
0 |
0 |
| T87 |
303595 |
0 |
0 |
0 |
| T88 |
39814 |
0 |
0 |
0 |
| T89 |
54816 |
0 |
0 |
0 |
| T99 |
0 |
3 |
0 |
0 |
| T100 |
0 |
3 |
0 |
0 |
| T102 |
116201 |
0 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1721347 |
128 |
0 |
0 |
| T1 |
483 |
3 |
0 |
0 |
| T2 |
0 |
1 |
0 |
0 |
| T3 |
0 |
6 |
0 |
0 |
| T5 |
467 |
0 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
6 |
0 |
0 |
| T10 |
0 |
3 |
0 |
0 |
| T11 |
0 |
7 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T15 |
6578 |
0 |
0 |
0 |
| T38 |
757 |
0 |
0 |
0 |
| T59 |
933 |
0 |
0 |
0 |
| T86 |
336 |
0 |
0 |
0 |
| T87 |
2647 |
0 |
0 |
0 |
| T88 |
546 |
0 |
0 |
0 |
| T89 |
812 |
0 |
0 |
0 |
| T99 |
0 |
3 |
0 |
0 |
| T100 |
0 |
3 |
0 |
0 |
| T102 |
1143 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
| TOTAL | | 36 | 36 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
| ALWAYS | 219 | 12 | 12 | 100.00 |
| ALWAYS | 263 | 12 | 12 | 100.00 |
| ALWAYS | 307 | 5 | 5 | 100.00 |
| ALWAYS | 316 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 219 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 225 |
1 |
1 |
| 229 |
1 |
1 |
| 230 |
1 |
1 |
| 233 |
1 |
1 |
| 234 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
| 245 |
1 |
1 |
| 246 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 263 |
1 |
1 |
| 266 |
1 |
1 |
| 267 |
1 |
1 |
| 269 |
1 |
1 |
| 273 |
1 |
1 |
| 274 |
1 |
1 |
| 277 |
1 |
1 |
| 278 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 285 |
1 |
1 |
| 286 |
1 |
1 |
| 289 |
1 |
1 |
| 290 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 307 |
1 |
1 |
| 308 |
1 |
1 |
| 309 |
1 |
1 |
| 311 |
1 |
1 |
| 312 |
1 |
1 |
| 316 |
1 |
1 |
| 317 |
1 |
1 |
| 318 |
1 |
1 |
| 320 |
1 |
1 |
| 321 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data.u_prim_sync_reqack
| Total | Covered | Percent |
| Conditions | 6 | 4 | 66.67 |
| Logical | 6 | 4 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 194
EXPRESSION (src_req_i & src_ack_o)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T95,T170,T171 |
| 1 | 1 | Covered | T95,T170,T171 |
LINE 195
EXPRESSION (dst_req_o & dst_ack_i)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T95,T170,T171 |
| 1 | 1 | Covered | T95,T170,T171 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
12 |
100.00 |
| CASE |
225 |
4 |
4 |
100.00 |
| CASE |
269 |
4 |
4 |
100.00 |
| IF |
307 |
2 |
2 |
100.00 |
| IF |
316 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs)
-2-: 233 if (gen_nrz_hs_protocol.src_handshake)
-3-: 245 if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T95,T170,T171 |
| EVEN |
0 |
- |
Covered |
T95,T170,T171 |
| ODD |
- |
1 |
Covered |
T95,T170,T171 |
| ODD |
- |
0 |
Covered |
T95,T170,T171 |
LineNo. Expression
-1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-: 277 if (gen_nrz_hs_protocol.dst_handshake)
-3-: 289 if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T95,T170,T171 |
| EVEN |
0 |
- |
Covered |
T95,T170,T171 |
| ODD |
- |
1 |
Covered |
T95,T170,T171 |
| ODD |
- |
0 |
Covered |
T95,T170,T171 |
LineNo. Expression
-1-: 307 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 316 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data.u_prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115917436 |
45 |
0 |
0 |
| T2 |
483383 |
0 |
0 |
0 |
| T95 |
26440 |
8 |
0 |
0 |
| T96 |
68667 |
0 |
0 |
0 |
| T97 |
342108 |
0 |
0 |
0 |
| T98 |
31231 |
0 |
0 |
0 |
| T170 |
0 |
11 |
0 |
0 |
| T171 |
0 |
6 |
0 |
0 |
| T270 |
0 |
8 |
0 |
0 |
| T271 |
0 |
8 |
0 |
0 |
| T272 |
0 |
4 |
0 |
0 |
| T273 |
18223 |
0 |
0 |
0 |
| T274 |
22608 |
0 |
0 |
0 |
| T275 |
38601 |
0 |
0 |
0 |
| T276 |
79467 |
0 |
0 |
0 |
| T277 |
57893 |
0 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
470344557 |
45 |
0 |
0 |
| T2 |
201249 |
0 |
0 |
0 |
| T95 |
108587 |
8 |
0 |
0 |
| T96 |
282934 |
0 |
0 |
0 |
| T97 |
142378 |
0 |
0 |
0 |
| T98 |
128542 |
0 |
0 |
0 |
| T170 |
0 |
11 |
0 |
0 |
| T171 |
0 |
6 |
0 |
0 |
| T270 |
0 |
8 |
0 |
0 |
| T271 |
0 |
8 |
0 |
0 |
| T272 |
0 |
4 |
0 |
0 |
| T273 |
74351 |
0 |
0 |
0 |
| T274 |
92617 |
0 |
0 |
0 |
| T275 |
159257 |
0 |
0 |
0 |
| T276 |
327931 |
0 |
0 |
0 |
| T277 |
238050 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
| TOTAL | | 36 | 36 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
| ALWAYS | 219 | 12 | 12 | 100.00 |
| ALWAYS | 263 | 12 | 12 | 100.00 |
| ALWAYS | 307 | 5 | 5 | 100.00 |
| ALWAYS | 316 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 219 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 225 |
1 |
1 |
| 229 |
1 |
1 |
| 230 |
1 |
1 |
| 233 |
1 |
1 |
| 234 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
| 245 |
1 |
1 |
| 246 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 263 |
1 |
1 |
| 266 |
1 |
1 |
| 267 |
1 |
1 |
| 269 |
1 |
1 |
| 273 |
1 |
1 |
| 274 |
1 |
1 |
| 277 |
1 |
1 |
| 278 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 285 |
1 |
1 |
| 286 |
1 |
1 |
| 289 |
1 |
1 |
| 290 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 307 |
1 |
1 |
| 308 |
1 |
1 |
| 309 |
1 |
1 |
| 311 |
1 |
1 |
| 312 |
1 |
1 |
| 316 |
1 |
1 |
| 317 |
1 |
1 |
| 318 |
1 |
1 |
| 320 |
1 |
1 |
| 321 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data.u_prim_sync_reqack
| Total | Covered | Percent |
| Conditions | 6 | 4 | 66.67 |
| Logical | 6 | 4 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 194
EXPRESSION (src_req_i & src_ack_o)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 195
EXPRESSION (dst_req_o & dst_ack_i)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T4,T1,T5 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
12 |
100.00 |
| CASE |
225 |
4 |
4 |
100.00 |
| CASE |
269 |
4 |
4 |
100.00 |
| IF |
307 |
2 |
2 |
100.00 |
| IF |
316 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs)
-2-: 233 if (gen_nrz_hs_protocol.src_handshake)
-3-: 245 if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T4,T1,T5 |
| EVEN |
0 |
- |
Covered |
T4,T1,T5 |
| ODD |
- |
1 |
Covered |
T1,T15,T86 |
| ODD |
- |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-: 277 if (gen_nrz_hs_protocol.dst_handshake)
-3-: 289 if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T4,T1,T5 |
| EVEN |
0 |
- |
Covered |
T4,T1,T5 |
| ODD |
- |
1 |
Covered |
T1,T15,T86 |
| ODD |
- |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 307 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 316 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T5 |
| 0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data.u_prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
470344557 |
3902 |
0 |
0 |
| T1 |
110167 |
2 |
0 |
0 |
| T4 |
214119 |
1 |
0 |
0 |
| T5 |
69071 |
1 |
0 |
0 |
| T15 |
136331 |
24 |
0 |
0 |
| T38 |
233928 |
4 |
0 |
0 |
| T59 |
177554 |
4 |
0 |
0 |
| T86 |
74681 |
2 |
0 |
0 |
| T87 |
126119 |
24 |
0 |
0 |
| T88 |
145625 |
2 |
0 |
0 |
| T89 |
216296 |
2 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
470344557 |
3902 |
0 |
0 |
| T1 |
110167 |
2 |
0 |
0 |
| T4 |
214119 |
1 |
0 |
0 |
| T5 |
69071 |
1 |
0 |
0 |
| T15 |
136331 |
24 |
0 |
0 |
| T38 |
233928 |
4 |
0 |
0 |
| T59 |
177554 |
4 |
0 |
0 |
| T86 |
74681 |
2 |
0 |
0 |
| T87 |
126119 |
24 |
0 |
0 |
| T88 |
145625 |
2 |
0 |
0 |
| T89 |
216296 |
2 |
0 |
0 |