Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T2,T11,T12 |
| 1 | 1 | Covered | T2,T11,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T2,T11,T12 |
| 1 | 1 | Covered | T2,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
182 |
0 |
0 |
| T2 |
479 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T70 |
3409 |
0 |
0 |
0 |
| T110 |
645 |
0 |
0 |
0 |
| T113 |
1134 |
0 |
0 |
0 |
| T131 |
0 |
14 |
0 |
0 |
| T132 |
0 |
7 |
0 |
0 |
| T202 |
805 |
0 |
0 |
0 |
| T234 |
1112 |
0 |
0 |
0 |
| T250 |
5052 |
0 |
0 |
0 |
| T264 |
1631 |
0 |
0 |
0 |
| T290 |
446 |
0 |
0 |
0 |
| T291 |
760 |
0 |
0 |
0 |
| T360 |
0 |
8 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
183 |
0 |
0 |
| T2 |
30053 |
2 |
0 |
0 |
| T11 |
0 |
3 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T70 |
290324 |
0 |
0 |
0 |
| T110 |
49607 |
0 |
0 |
0 |
| T113 |
62671 |
0 |
0 |
0 |
| T131 |
0 |
14 |
0 |
0 |
| T132 |
0 |
7 |
0 |
0 |
| T202 |
69690 |
0 |
0 |
0 |
| T234 |
75275 |
0 |
0 |
0 |
| T250 |
313777 |
0 |
0 |
0 |
| T264 |
74138 |
0 |
0 |
0 |
| T290 |
14996 |
0 |
0 |
0 |
| T291 |
56175 |
0 |
0 |
0 |
| T360 |
0 |
8 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T2,T11,T12 |
| 1 | 1 | Covered | T2,T11,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T2,T11,T12 |
| 1 | 1 | Covered | T2,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
182 |
0 |
0 |
| T2 |
30053 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T70 |
290324 |
0 |
0 |
0 |
| T110 |
49607 |
0 |
0 |
0 |
| T113 |
62671 |
0 |
0 |
0 |
| T131 |
0 |
14 |
0 |
0 |
| T132 |
0 |
7 |
0 |
0 |
| T202 |
69690 |
0 |
0 |
0 |
| T234 |
75275 |
0 |
0 |
0 |
| T250 |
313777 |
0 |
0 |
0 |
| T264 |
74138 |
0 |
0 |
0 |
| T290 |
14996 |
0 |
0 |
0 |
| T291 |
56175 |
0 |
0 |
0 |
| T360 |
0 |
8 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
182 |
0 |
0 |
| T2 |
479 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T70 |
3409 |
0 |
0 |
0 |
| T110 |
645 |
0 |
0 |
0 |
| T113 |
1134 |
0 |
0 |
0 |
| T131 |
0 |
14 |
0 |
0 |
| T132 |
0 |
7 |
0 |
0 |
| T202 |
805 |
0 |
0 |
0 |
| T234 |
1112 |
0 |
0 |
0 |
| T250 |
5052 |
0 |
0 |
0 |
| T264 |
1631 |
0 |
0 |
0 |
| T290 |
446 |
0 |
0 |
0 |
| T291 |
760 |
0 |
0 |
0 |
| T360 |
0 |
8 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
175 |
0 |
0 |
| T131 |
5212 |
5 |
0 |
0 |
| T132 |
6351 |
5 |
0 |
0 |
| T133 |
2789 |
8 |
0 |
0 |
| T360 |
3067 |
5 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
6 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
175 |
0 |
0 |
| T131 |
595494 |
5 |
0 |
0 |
| T132 |
715156 |
5 |
0 |
0 |
| T133 |
304188 |
8 |
0 |
0 |
| T360 |
342048 |
5 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
6 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
175 |
0 |
0 |
| T131 |
595494 |
5 |
0 |
0 |
| T132 |
715156 |
5 |
0 |
0 |
| T133 |
304188 |
8 |
0 |
0 |
| T360 |
342048 |
5 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
6 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
175 |
0 |
0 |
| T131 |
5212 |
5 |
0 |
0 |
| T132 |
6351 |
5 |
0 |
0 |
| T133 |
2789 |
8 |
0 |
0 |
| T360 |
3067 |
5 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
6 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
168 |
0 |
0 |
| T131 |
5212 |
6 |
0 |
0 |
| T132 |
6351 |
12 |
0 |
0 |
| T133 |
2789 |
6 |
0 |
0 |
| T360 |
3067 |
4 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
10 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
168 |
0 |
0 |
| T131 |
595494 |
6 |
0 |
0 |
| T132 |
715156 |
12 |
0 |
0 |
| T133 |
304188 |
6 |
0 |
0 |
| T360 |
342048 |
4 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
10 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
168 |
0 |
0 |
| T131 |
595494 |
6 |
0 |
0 |
| T132 |
715156 |
12 |
0 |
0 |
| T133 |
304188 |
6 |
0 |
0 |
| T360 |
342048 |
4 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
10 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
168 |
0 |
0 |
| T131 |
5212 |
6 |
0 |
0 |
| T132 |
6351 |
12 |
0 |
0 |
| T133 |
2789 |
6 |
0 |
0 |
| T360 |
3067 |
4 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
10 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T131,T362 |
| 1 | 0 | Covered | T14,T131,T362 |
| 1 | 1 | Covered | T14,T131,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T131,T362 |
| 1 | 0 | Covered | T14,T131,T362 |
| 1 | 1 | Covered | T14,T131,T362 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
179 |
0 |
0 |
| T14 |
526 |
2 |
0 |
0 |
| T131 |
0 |
11 |
0 |
0 |
| T132 |
0 |
13 |
0 |
0 |
| T133 |
0 |
4 |
0 |
0 |
| T186 |
722 |
0 |
0 |
0 |
| T233 |
4121 |
0 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
1 |
0 |
0 |
| T398 |
412 |
0 |
0 |
0 |
| T399 |
349 |
0 |
0 |
0 |
| T400 |
837 |
0 |
0 |
0 |
| T401 |
1521 |
0 |
0 |
0 |
| T402 |
930 |
0 |
0 |
0 |
| T403 |
810 |
0 |
0 |
0 |
| T404 |
1331 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
180 |
0 |
0 |
| T14 |
26124 |
3 |
0 |
0 |
| T131 |
0 |
11 |
0 |
0 |
| T132 |
0 |
13 |
0 |
0 |
| T133 |
0 |
4 |
0 |
0 |
| T186 |
57263 |
0 |
0 |
0 |
| T233 |
242857 |
0 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
1 |
0 |
0 |
| T398 |
17410 |
0 |
0 |
0 |
| T399 |
24025 |
0 |
0 |
0 |
| T400 |
58003 |
0 |
0 |
0 |
| T401 |
82530 |
0 |
0 |
0 |
| T402 |
45820 |
0 |
0 |
0 |
| T403 |
65489 |
0 |
0 |
0 |
| T404 |
93890 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T131,T362 |
| 1 | 0 | Covered | T14,T131,T362 |
| 1 | 1 | Covered | T14,T131,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T131,T362 |
| 1 | 0 | Covered | T14,T131,T362 |
| 1 | 1 | Covered | T14,T131,T362 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
179 |
0 |
0 |
| T14 |
26124 |
2 |
0 |
0 |
| T131 |
0 |
11 |
0 |
0 |
| T132 |
0 |
13 |
0 |
0 |
| T133 |
0 |
4 |
0 |
0 |
| T186 |
57263 |
0 |
0 |
0 |
| T233 |
242857 |
0 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
1 |
0 |
0 |
| T398 |
17410 |
0 |
0 |
0 |
| T399 |
24025 |
0 |
0 |
0 |
| T400 |
58003 |
0 |
0 |
0 |
| T401 |
82530 |
0 |
0 |
0 |
| T402 |
45820 |
0 |
0 |
0 |
| T403 |
65489 |
0 |
0 |
0 |
| T404 |
93890 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
179 |
0 |
0 |
| T14 |
526 |
2 |
0 |
0 |
| T131 |
0 |
11 |
0 |
0 |
| T132 |
0 |
13 |
0 |
0 |
| T133 |
0 |
4 |
0 |
0 |
| T186 |
722 |
0 |
0 |
0 |
| T233 |
4121 |
0 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
1 |
0 |
0 |
| T398 |
412 |
0 |
0 |
0 |
| T399 |
349 |
0 |
0 |
0 |
| T400 |
837 |
0 |
0 |
0 |
| T401 |
1521 |
0 |
0 |
0 |
| T402 |
930 |
0 |
0 |
0 |
| T403 |
810 |
0 |
0 |
0 |
| T404 |
1331 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T131,T362 |
| 1 | 0 | Covered | T3,T131,T362 |
| 1 | 1 | Covered | T3,T131,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T131,T362 |
| 1 | 0 | Covered | T3,T131,T362 |
| 1 | 1 | Covered | T3,T131,T362 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
184 |
0 |
0 |
| T3 |
509 |
2 |
0 |
0 |
| T66 |
380 |
0 |
0 |
0 |
| T131 |
0 |
6 |
0 |
0 |
| T132 |
0 |
9 |
0 |
0 |
| T133 |
0 |
10 |
0 |
0 |
| T203 |
2408 |
0 |
0 |
0 |
| T205 |
417 |
0 |
0 |
0 |
| T257 |
1204 |
0 |
0 |
0 |
| T305 |
1079 |
0 |
0 |
0 |
| T306 |
392 |
0 |
0 |
0 |
| T360 |
0 |
4 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
3 |
0 |
0 |
| T406 |
546 |
0 |
0 |
0 |
| T407 |
429 |
0 |
0 |
0 |
| T408 |
823 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
185 |
0 |
0 |
| T3 |
27968 |
3 |
0 |
0 |
| T66 |
16978 |
0 |
0 |
0 |
| T131 |
0 |
6 |
0 |
0 |
| T132 |
0 |
9 |
0 |
0 |
| T133 |
0 |
10 |
0 |
0 |
| T203 |
265872 |
0 |
0 |
0 |
| T205 |
26380 |
0 |
0 |
0 |
| T257 |
90690 |
0 |
0 |
0 |
| T305 |
92346 |
0 |
0 |
0 |
| T306 |
22995 |
0 |
0 |
0 |
| T360 |
0 |
4 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
3 |
0 |
0 |
| T406 |
34857 |
0 |
0 |
0 |
| T407 |
25128 |
0 |
0 |
0 |
| T408 |
66671 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T131,T362 |
| 1 | 0 | Covered | T3,T131,T362 |
| 1 | 1 | Covered | T3,T131,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T131,T362 |
| 1 | 0 | Covered | T3,T131,T362 |
| 1 | 1 | Covered | T3,T131,T362 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
184 |
0 |
0 |
| T3 |
27968 |
2 |
0 |
0 |
| T66 |
16978 |
0 |
0 |
0 |
| T131 |
0 |
6 |
0 |
0 |
| T132 |
0 |
9 |
0 |
0 |
| T133 |
0 |
10 |
0 |
0 |
| T203 |
265872 |
0 |
0 |
0 |
| T205 |
26380 |
0 |
0 |
0 |
| T257 |
90690 |
0 |
0 |
0 |
| T305 |
92346 |
0 |
0 |
0 |
| T306 |
22995 |
0 |
0 |
0 |
| T360 |
0 |
4 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
3 |
0 |
0 |
| T406 |
34857 |
0 |
0 |
0 |
| T407 |
25128 |
0 |
0 |
0 |
| T408 |
66671 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
184 |
0 |
0 |
| T3 |
509 |
2 |
0 |
0 |
| T66 |
380 |
0 |
0 |
0 |
| T131 |
0 |
6 |
0 |
0 |
| T132 |
0 |
9 |
0 |
0 |
| T133 |
0 |
10 |
0 |
0 |
| T203 |
2408 |
0 |
0 |
0 |
| T205 |
417 |
0 |
0 |
0 |
| T257 |
1204 |
0 |
0 |
0 |
| T305 |
1079 |
0 |
0 |
0 |
| T306 |
392 |
0 |
0 |
0 |
| T360 |
0 |
4 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
3 |
0 |
0 |
| T406 |
546 |
0 |
0 |
0 |
| T407 |
429 |
0 |
0 |
0 |
| T408 |
823 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T15 |
| 1 | 0 | Covered | T1,T7,T15 |
| 1 | 1 | Covered | T1,T7,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T15 |
| 1 | 0 | Covered | T1,T7,T15 |
| 1 | 1 | Covered | T1,T7,T15 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
217 |
0 |
0 |
| T1 |
1332 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T18 |
1261 |
0 |
0 |
0 |
| T44 |
823 |
0 |
0 |
0 |
| T59 |
679 |
0 |
0 |
0 |
| T87 |
384 |
0 |
0 |
0 |
| T88 |
361 |
0 |
0 |
0 |
| T90 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
595 |
0 |
0 |
0 |
| T100 |
529 |
0 |
0 |
0 |
| T101 |
417 |
0 |
0 |
0 |
| T102 |
852 |
0 |
0 |
0 |
| T131 |
0 |
15 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
218 |
0 |
0 |
| T1 |
48021 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T18 |
61908 |
0 |
0 |
0 |
| T44 |
38931 |
0 |
0 |
0 |
| T59 |
52242 |
0 |
0 |
0 |
| T87 |
19832 |
0 |
0 |
0 |
| T88 |
21104 |
0 |
0 |
0 |
| T90 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
41414 |
0 |
0 |
0 |
| T100 |
37223 |
0 |
0 |
0 |
| T101 |
21367 |
0 |
0 |
0 |
| T102 |
35566 |
0 |
0 |
0 |
| T131 |
0 |
15 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T15 |
| 1 | 0 | Covered | T1,T7,T15 |
| 1 | 1 | Covered | T1,T7,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T15 |
| 1 | 0 | Covered | T1,T7,T15 |
| 1 | 1 | Covered | T1,T7,T15 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
217 |
0 |
0 |
| T1 |
48021 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T18 |
61908 |
0 |
0 |
0 |
| T44 |
38931 |
0 |
0 |
0 |
| T59 |
52242 |
0 |
0 |
0 |
| T87 |
19832 |
0 |
0 |
0 |
| T88 |
21104 |
0 |
0 |
0 |
| T90 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
41414 |
0 |
0 |
0 |
| T100 |
37223 |
0 |
0 |
0 |
| T101 |
21367 |
0 |
0 |
0 |
| T102 |
35566 |
0 |
0 |
0 |
| T131 |
0 |
15 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
217 |
0 |
0 |
| T1 |
1332 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T18 |
1261 |
0 |
0 |
0 |
| T44 |
823 |
0 |
0 |
0 |
| T59 |
679 |
0 |
0 |
0 |
| T87 |
384 |
0 |
0 |
0 |
| T88 |
361 |
0 |
0 |
0 |
| T90 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
595 |
0 |
0 |
0 |
| T100 |
529 |
0 |
0 |
0 |
| T101 |
417 |
0 |
0 |
0 |
| T102 |
852 |
0 |
0 |
0 |
| T131 |
0 |
15 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
179 |
0 |
0 |
| T131 |
5212 |
21 |
0 |
0 |
| T132 |
6351 |
6 |
0 |
0 |
| T133 |
2789 |
4 |
0 |
0 |
| T360 |
3067 |
7 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
10 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
179 |
0 |
0 |
| T131 |
595494 |
21 |
0 |
0 |
| T132 |
715156 |
6 |
0 |
0 |
| T133 |
304188 |
4 |
0 |
0 |
| T360 |
342048 |
7 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
10 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
179 |
0 |
0 |
| T131 |
595494 |
21 |
0 |
0 |
| T132 |
715156 |
6 |
0 |
0 |
| T133 |
304188 |
4 |
0 |
0 |
| T360 |
342048 |
7 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
10 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
179 |
0 |
0 |
| T131 |
5212 |
21 |
0 |
0 |
| T132 |
6351 |
6 |
0 |
0 |
| T133 |
2789 |
4 |
0 |
0 |
| T360 |
3067 |
7 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
10 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
192 |
0 |
0 |
| T131 |
5212 |
9 |
0 |
0 |
| T132 |
6351 |
15 |
0 |
0 |
| T133 |
2789 |
9 |
0 |
0 |
| T360 |
3067 |
9 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
4 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
192 |
0 |
0 |
| T131 |
595494 |
9 |
0 |
0 |
| T132 |
715156 |
15 |
0 |
0 |
| T133 |
304188 |
9 |
0 |
0 |
| T360 |
342048 |
9 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
4 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
192 |
0 |
0 |
| T131 |
595494 |
9 |
0 |
0 |
| T132 |
715156 |
15 |
0 |
0 |
| T133 |
304188 |
9 |
0 |
0 |
| T360 |
342048 |
9 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
4 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
192 |
0 |
0 |
| T131 |
5212 |
9 |
0 |
0 |
| T132 |
6351 |
15 |
0 |
0 |
| T133 |
2789 |
9 |
0 |
0 |
| T360 |
3067 |
9 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
4 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T2,T11,T12 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T2,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
176 |
0 |
0 |
| T2 |
479 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T70 |
3409 |
0 |
0 |
0 |
| T110 |
645 |
0 |
0 |
0 |
| T113 |
1134 |
0 |
0 |
0 |
| T131 |
0 |
9 |
0 |
0 |
| T132 |
0 |
10 |
0 |
0 |
| T133 |
0 |
3 |
0 |
0 |
| T202 |
805 |
0 |
0 |
0 |
| T234 |
1112 |
0 |
0 |
0 |
| T250 |
5052 |
0 |
0 |
0 |
| T264 |
1631 |
0 |
0 |
0 |
| T290 |
446 |
0 |
0 |
0 |
| T291 |
760 |
0 |
0 |
0 |
| T360 |
0 |
8 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
176 |
0 |
0 |
| T2 |
30053 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T70 |
290324 |
0 |
0 |
0 |
| T110 |
49607 |
0 |
0 |
0 |
| T113 |
62671 |
0 |
0 |
0 |
| T131 |
0 |
9 |
0 |
0 |
| T132 |
0 |
10 |
0 |
0 |
| T133 |
0 |
3 |
0 |
0 |
| T202 |
69690 |
0 |
0 |
0 |
| T234 |
75275 |
0 |
0 |
0 |
| T250 |
313777 |
0 |
0 |
0 |
| T264 |
74138 |
0 |
0 |
0 |
| T290 |
14996 |
0 |
0 |
0 |
| T291 |
56175 |
0 |
0 |
0 |
| T360 |
0 |
8 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T2,T11,T12 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T11,T12 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T2,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
176 |
0 |
0 |
| T2 |
30053 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T70 |
290324 |
0 |
0 |
0 |
| T110 |
49607 |
0 |
0 |
0 |
| T113 |
62671 |
0 |
0 |
0 |
| T131 |
0 |
9 |
0 |
0 |
| T132 |
0 |
10 |
0 |
0 |
| T133 |
0 |
3 |
0 |
0 |
| T202 |
69690 |
0 |
0 |
0 |
| T234 |
75275 |
0 |
0 |
0 |
| T250 |
313777 |
0 |
0 |
0 |
| T264 |
74138 |
0 |
0 |
0 |
| T290 |
14996 |
0 |
0 |
0 |
| T291 |
56175 |
0 |
0 |
0 |
| T360 |
0 |
8 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
176 |
0 |
0 |
| T2 |
479 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T70 |
3409 |
0 |
0 |
0 |
| T110 |
645 |
0 |
0 |
0 |
| T113 |
1134 |
0 |
0 |
0 |
| T131 |
0 |
9 |
0 |
0 |
| T132 |
0 |
10 |
0 |
0 |
| T133 |
0 |
3 |
0 |
0 |
| T202 |
805 |
0 |
0 |
0 |
| T234 |
1112 |
0 |
0 |
0 |
| T250 |
5052 |
0 |
0 |
0 |
| T264 |
1631 |
0 |
0 |
0 |
| T290 |
446 |
0 |
0 |
0 |
| T291 |
760 |
0 |
0 |
0 |
| T360 |
0 |
8 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
172 |
0 |
0 |
| T131 |
5212 |
7 |
0 |
0 |
| T132 |
6351 |
12 |
0 |
0 |
| T133 |
2789 |
3 |
0 |
0 |
| T360 |
3067 |
4 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
12 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
172 |
0 |
0 |
| T131 |
595494 |
7 |
0 |
0 |
| T132 |
715156 |
12 |
0 |
0 |
| T133 |
304188 |
3 |
0 |
0 |
| T360 |
342048 |
4 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
12 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
172 |
0 |
0 |
| T131 |
595494 |
7 |
0 |
0 |
| T132 |
715156 |
12 |
0 |
0 |
| T133 |
304188 |
3 |
0 |
0 |
| T360 |
342048 |
4 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
12 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
172 |
0 |
0 |
| T131 |
5212 |
7 |
0 |
0 |
| T132 |
6351 |
12 |
0 |
0 |
| T133 |
2789 |
3 |
0 |
0 |
| T360 |
3067 |
4 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
12 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
188 |
0 |
0 |
| T131 |
5212 |
14 |
0 |
0 |
| T132 |
6351 |
6 |
0 |
0 |
| T133 |
2789 |
7 |
0 |
0 |
| T360 |
3067 |
11 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
8 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
188 |
0 |
0 |
| T131 |
595494 |
14 |
0 |
0 |
| T132 |
715156 |
6 |
0 |
0 |
| T133 |
304188 |
7 |
0 |
0 |
| T360 |
342048 |
11 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
8 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
188 |
0 |
0 |
| T131 |
595494 |
14 |
0 |
0 |
| T132 |
715156 |
6 |
0 |
0 |
| T133 |
304188 |
7 |
0 |
0 |
| T360 |
342048 |
11 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
8 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
188 |
0 |
0 |
| T131 |
5212 |
14 |
0 |
0 |
| T132 |
6351 |
6 |
0 |
0 |
| T133 |
2789 |
7 |
0 |
0 |
| T360 |
3067 |
11 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
8 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T131,T362 |
| 1 | 0 | Covered | T14,T131,T362 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T131,T362 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T14,T131,T362 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
196 |
0 |
0 |
| T14 |
526 |
1 |
0 |
0 |
| T131 |
0 |
14 |
0 |
0 |
| T132 |
0 |
7 |
0 |
0 |
| T133 |
0 |
3 |
0 |
0 |
| T186 |
722 |
0 |
0 |
0 |
| T233 |
4121 |
0 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
5 |
0 |
0 |
| T398 |
412 |
0 |
0 |
0 |
| T399 |
349 |
0 |
0 |
0 |
| T400 |
837 |
0 |
0 |
0 |
| T401 |
1521 |
0 |
0 |
0 |
| T402 |
930 |
0 |
0 |
0 |
| T403 |
810 |
0 |
0 |
0 |
| T404 |
1331 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
196 |
0 |
0 |
| T14 |
26124 |
1 |
0 |
0 |
| T131 |
0 |
14 |
0 |
0 |
| T132 |
0 |
7 |
0 |
0 |
| T133 |
0 |
3 |
0 |
0 |
| T186 |
57263 |
0 |
0 |
0 |
| T233 |
242857 |
0 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
5 |
0 |
0 |
| T398 |
17410 |
0 |
0 |
0 |
| T399 |
24025 |
0 |
0 |
0 |
| T400 |
58003 |
0 |
0 |
0 |
| T401 |
82530 |
0 |
0 |
0 |
| T402 |
45820 |
0 |
0 |
0 |
| T403 |
65489 |
0 |
0 |
0 |
| T404 |
93890 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T131,T362 |
| 1 | 0 | Covered | T14,T131,T362 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T14,T131,T362 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T14,T131,T362 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
196 |
0 |
0 |
| T14 |
26124 |
1 |
0 |
0 |
| T131 |
0 |
14 |
0 |
0 |
| T132 |
0 |
7 |
0 |
0 |
| T133 |
0 |
3 |
0 |
0 |
| T186 |
57263 |
0 |
0 |
0 |
| T233 |
242857 |
0 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
5 |
0 |
0 |
| T398 |
17410 |
0 |
0 |
0 |
| T399 |
24025 |
0 |
0 |
0 |
| T400 |
58003 |
0 |
0 |
0 |
| T401 |
82530 |
0 |
0 |
0 |
| T402 |
45820 |
0 |
0 |
0 |
| T403 |
65489 |
0 |
0 |
0 |
| T404 |
93890 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
196 |
0 |
0 |
| T14 |
526 |
1 |
0 |
0 |
| T131 |
0 |
14 |
0 |
0 |
| T132 |
0 |
7 |
0 |
0 |
| T133 |
0 |
3 |
0 |
0 |
| T186 |
722 |
0 |
0 |
0 |
| T233 |
4121 |
0 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
5 |
0 |
0 |
| T398 |
412 |
0 |
0 |
0 |
| T399 |
349 |
0 |
0 |
0 |
| T400 |
837 |
0 |
0 |
0 |
| T401 |
1521 |
0 |
0 |
0 |
| T402 |
930 |
0 |
0 |
0 |
| T403 |
810 |
0 |
0 |
0 |
| T404 |
1331 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T131,T362 |
| 1 | 0 | Covered | T3,T131,T362 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T131,T362 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T3,T131,T362 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
192 |
0 |
0 |
| T3 |
509 |
1 |
0 |
0 |
| T66 |
380 |
0 |
0 |
0 |
| T131 |
0 |
20 |
0 |
0 |
| T132 |
0 |
6 |
0 |
0 |
| T133 |
0 |
6 |
0 |
0 |
| T203 |
2408 |
0 |
0 |
0 |
| T205 |
417 |
0 |
0 |
0 |
| T257 |
1204 |
0 |
0 |
0 |
| T305 |
1079 |
0 |
0 |
0 |
| T306 |
392 |
0 |
0 |
0 |
| T360 |
0 |
5 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
5 |
0 |
0 |
| T406 |
546 |
0 |
0 |
0 |
| T407 |
429 |
0 |
0 |
0 |
| T408 |
823 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
192 |
0 |
0 |
| T3 |
27968 |
1 |
0 |
0 |
| T66 |
16978 |
0 |
0 |
0 |
| T131 |
0 |
20 |
0 |
0 |
| T132 |
0 |
6 |
0 |
0 |
| T133 |
0 |
6 |
0 |
0 |
| T203 |
265872 |
0 |
0 |
0 |
| T205 |
26380 |
0 |
0 |
0 |
| T257 |
90690 |
0 |
0 |
0 |
| T305 |
92346 |
0 |
0 |
0 |
| T306 |
22995 |
0 |
0 |
0 |
| T360 |
0 |
5 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
5 |
0 |
0 |
| T406 |
34857 |
0 |
0 |
0 |
| T407 |
25128 |
0 |
0 |
0 |
| T408 |
66671 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T131,T362 |
| 1 | 0 | Covered | T3,T131,T362 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T3,T131,T362 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T3,T131,T362 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
192 |
0 |
0 |
| T3 |
27968 |
1 |
0 |
0 |
| T66 |
16978 |
0 |
0 |
0 |
| T131 |
0 |
20 |
0 |
0 |
| T132 |
0 |
6 |
0 |
0 |
| T133 |
0 |
6 |
0 |
0 |
| T203 |
265872 |
0 |
0 |
0 |
| T205 |
26380 |
0 |
0 |
0 |
| T257 |
90690 |
0 |
0 |
0 |
| T305 |
92346 |
0 |
0 |
0 |
| T306 |
22995 |
0 |
0 |
0 |
| T360 |
0 |
5 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
5 |
0 |
0 |
| T406 |
34857 |
0 |
0 |
0 |
| T407 |
25128 |
0 |
0 |
0 |
| T408 |
66671 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
192 |
0 |
0 |
| T3 |
509 |
1 |
0 |
0 |
| T66 |
380 |
0 |
0 |
0 |
| T131 |
0 |
20 |
0 |
0 |
| T132 |
0 |
6 |
0 |
0 |
| T133 |
0 |
6 |
0 |
0 |
| T203 |
2408 |
0 |
0 |
0 |
| T205 |
417 |
0 |
0 |
0 |
| T257 |
1204 |
0 |
0 |
0 |
| T305 |
1079 |
0 |
0 |
0 |
| T306 |
392 |
0 |
0 |
0 |
| T360 |
0 |
5 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
5 |
0 |
0 |
| T406 |
546 |
0 |
0 |
0 |
| T407 |
429 |
0 |
0 |
0 |
| T408 |
823 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T15 |
| 1 | 0 | Covered | T1,T7,T15 |
| 1 | 1 | Covered | T7,T10,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T15 |
| 1 | 0 | Covered | T7,T10,T16 |
| 1 | 1 | Covered | T1,T7,T15 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
194 |
0 |
0 |
| T1 |
1332 |
1 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T18 |
1261 |
0 |
0 |
0 |
| T44 |
823 |
0 |
0 |
0 |
| T59 |
679 |
0 |
0 |
0 |
| T87 |
384 |
0 |
0 |
0 |
| T88 |
361 |
0 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
| T97 |
0 |
1 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
595 |
0 |
0 |
0 |
| T100 |
529 |
0 |
0 |
0 |
| T101 |
417 |
0 |
0 |
0 |
| T102 |
852 |
0 |
0 |
0 |
| T131 |
0 |
11 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
194 |
0 |
0 |
| T1 |
48021 |
1 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T18 |
61908 |
0 |
0 |
0 |
| T44 |
38931 |
0 |
0 |
0 |
| T59 |
52242 |
0 |
0 |
0 |
| T87 |
19832 |
0 |
0 |
0 |
| T88 |
21104 |
0 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
| T97 |
0 |
1 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
41414 |
0 |
0 |
0 |
| T100 |
37223 |
0 |
0 |
0 |
| T101 |
21367 |
0 |
0 |
0 |
| T102 |
35566 |
0 |
0 |
0 |
| T131 |
0 |
11 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T15 |
| 1 | 0 | Covered | T1,T7,T15 |
| 1 | 1 | Covered | T7,T10,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T7,T15 |
| 1 | 0 | Covered | T7,T10,T16 |
| 1 | 1 | Covered | T1,T7,T15 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
194 |
0 |
0 |
| T1 |
48021 |
1 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T18 |
61908 |
0 |
0 |
0 |
| T44 |
38931 |
0 |
0 |
0 |
| T59 |
52242 |
0 |
0 |
0 |
| T87 |
19832 |
0 |
0 |
0 |
| T88 |
21104 |
0 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
| T97 |
0 |
1 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
41414 |
0 |
0 |
0 |
| T100 |
37223 |
0 |
0 |
0 |
| T101 |
21367 |
0 |
0 |
0 |
| T102 |
35566 |
0 |
0 |
0 |
| T131 |
0 |
11 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
194 |
0 |
0 |
| T1 |
1332 |
1 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T18 |
1261 |
0 |
0 |
0 |
| T44 |
823 |
0 |
0 |
0 |
| T59 |
679 |
0 |
0 |
0 |
| T87 |
384 |
0 |
0 |
0 |
| T88 |
361 |
0 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
| T97 |
0 |
1 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
595 |
0 |
0 |
0 |
| T100 |
529 |
0 |
0 |
0 |
| T101 |
417 |
0 |
0 |
0 |
| T102 |
852 |
0 |
0 |
0 |
| T131 |
0 |
11 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
189 |
0 |
0 |
| T131 |
5212 |
8 |
0 |
0 |
| T132 |
6351 |
8 |
0 |
0 |
| T133 |
2789 |
4 |
0 |
0 |
| T360 |
3067 |
7 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
4 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
189 |
0 |
0 |
| T131 |
595494 |
8 |
0 |
0 |
| T132 |
715156 |
8 |
0 |
0 |
| T133 |
304188 |
4 |
0 |
0 |
| T360 |
342048 |
7 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
4 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
189 |
0 |
0 |
| T131 |
595494 |
8 |
0 |
0 |
| T132 |
715156 |
8 |
0 |
0 |
| T133 |
304188 |
4 |
0 |
0 |
| T360 |
342048 |
7 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
4 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
189 |
0 |
0 |
| T131 |
5212 |
8 |
0 |
0 |
| T132 |
6351 |
8 |
0 |
0 |
| T133 |
2789 |
4 |
0 |
0 |
| T360 |
3067 |
7 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
4 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
192 |
0 |
0 |
| T131 |
5212 |
15 |
0 |
0 |
| T132 |
6351 |
21 |
0 |
0 |
| T133 |
2789 |
7 |
0 |
0 |
| T360 |
3067 |
3 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
12 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
192 |
0 |
0 |
| T131 |
595494 |
15 |
0 |
0 |
| T132 |
715156 |
21 |
0 |
0 |
| T133 |
304188 |
7 |
0 |
0 |
| T360 |
342048 |
3 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
12 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
192 |
0 |
0 |
| T131 |
595494 |
15 |
0 |
0 |
| T132 |
715156 |
21 |
0 |
0 |
| T133 |
304188 |
7 |
0 |
0 |
| T360 |
342048 |
3 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
12 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
192 |
0 |
0 |
| T131 |
5212 |
15 |
0 |
0 |
| T132 |
6351 |
21 |
0 |
0 |
| T133 |
2789 |
7 |
0 |
0 |
| T360 |
3067 |
3 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
12 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
207 |
0 |
0 |
| T131 |
5212 |
15 |
0 |
0 |
| T132 |
6351 |
15 |
0 |
0 |
| T133 |
2789 |
6 |
0 |
0 |
| T360 |
3067 |
4 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
9 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
207 |
0 |
0 |
| T131 |
595494 |
15 |
0 |
0 |
| T132 |
715156 |
15 |
0 |
0 |
| T133 |
304188 |
6 |
0 |
0 |
| T360 |
342048 |
4 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
9 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
207 |
0 |
0 |
| T131 |
595494 |
15 |
0 |
0 |
| T132 |
715156 |
15 |
0 |
0 |
| T133 |
304188 |
6 |
0 |
0 |
| T360 |
342048 |
4 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
9 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
207 |
0 |
0 |
| T131 |
5212 |
15 |
0 |
0 |
| T132 |
6351 |
15 |
0 |
0 |
| T133 |
2789 |
6 |
0 |
0 |
| T360 |
3067 |
4 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
9 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T393,T9 |
| 1 | 0 | Covered | T8,T393,T9 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T393,T9 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T8,T9,T131 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
209 |
0 |
0 |
| T8 |
581 |
1 |
0 |
0 |
| T10 |
4030 |
0 |
0 |
0 |
| T131 |
0 |
16 |
0 |
0 |
| T132 |
0 |
23 |
0 |
0 |
| T133 |
0 |
13 |
0 |
0 |
| T142 |
630 |
0 |
0 |
0 |
| T164 |
394 |
0 |
0 |
0 |
| T228 |
9032 |
0 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T364 |
0 |
2 |
0 |
0 |
| T394 |
0 |
7 |
0 |
0 |
| T410 |
629 |
0 |
0 |
0 |
| T411 |
452 |
0 |
0 |
0 |
| T412 |
876 |
0 |
0 |
0 |
| T413 |
6205 |
0 |
0 |
0 |
| T414 |
2209 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
211 |
0 |
0 |
| T8 |
35998 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
151516 |
0 |
0 |
0 |
| T131 |
0 |
16 |
0 |
0 |
| T132 |
0 |
23 |
0 |
0 |
| T133 |
0 |
13 |
0 |
0 |
| T142 |
46613 |
0 |
0 |
0 |
| T164 |
14459 |
0 |
0 |
0 |
| T228 |
101244 |
0 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T410 |
40506 |
0 |
0 |
0 |
| T411 |
29392 |
0 |
0 |
0 |
| T412 |
78812 |
0 |
0 |
0 |
| T413 |
445468 |
0 |
0 |
0 |
| T414 |
228855 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T9,T131 |
| 1 | 0 | Covered | T8,T131,T362 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T8,T9,T131 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T8,T9,T131 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
210 |
0 |
0 |
| T8 |
35998 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
151516 |
0 |
0 |
0 |
| T131 |
0 |
16 |
0 |
0 |
| T132 |
0 |
23 |
0 |
0 |
| T133 |
0 |
13 |
0 |
0 |
| T142 |
46613 |
0 |
0 |
0 |
| T164 |
14459 |
0 |
0 |
0 |
| T228 |
101244 |
0 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T394 |
0 |
7 |
0 |
0 |
| T410 |
40506 |
0 |
0 |
0 |
| T411 |
29392 |
0 |
0 |
0 |
| T412 |
78812 |
0 |
0 |
0 |
| T413 |
445468 |
0 |
0 |
0 |
| T414 |
228855 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
210 |
0 |
0 |
| T8 |
581 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
4030 |
0 |
0 |
0 |
| T131 |
0 |
16 |
0 |
0 |
| T132 |
0 |
23 |
0 |
0 |
| T133 |
0 |
13 |
0 |
0 |
| T142 |
630 |
0 |
0 |
0 |
| T164 |
394 |
0 |
0 |
0 |
| T228 |
9032 |
0 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T361 |
0 |
1 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
2 |
0 |
0 |
| T394 |
0 |
7 |
0 |
0 |
| T410 |
629 |
0 |
0 |
0 |
| T411 |
452 |
0 |
0 |
0 |
| T412 |
876 |
0 |
0 |
0 |
| T413 |
6205 |
0 |
0 |
0 |
| T414 |
2209 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
193 |
0 |
0 |
| T131 |
5212 |
6 |
0 |
0 |
| T132 |
6351 |
11 |
0 |
0 |
| T133 |
2789 |
7 |
0 |
0 |
| T360 |
3067 |
9 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
9 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
193 |
0 |
0 |
| T131 |
595494 |
6 |
0 |
0 |
| T132 |
715156 |
11 |
0 |
0 |
| T133 |
304188 |
7 |
0 |
0 |
| T360 |
342048 |
9 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
9 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T131,T362,T132 |
| 1 | 0 | Covered | T131,T362,T132 |
| 1 | 1 | Covered | T131,T362,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
134917295 |
193 |
0 |
0 |
| T131 |
595494 |
6 |
0 |
0 |
| T132 |
715156 |
11 |
0 |
0 |
| T133 |
304188 |
7 |
0 |
0 |
| T360 |
342048 |
9 |
0 |
0 |
| T361 |
42888 |
1 |
0 |
0 |
| T362 |
72040 |
2 |
0 |
0 |
| T363 |
90057 |
2 |
0 |
0 |
| T364 |
72672 |
2 |
0 |
0 |
| T394 |
310387 |
9 |
0 |
0 |
| T395 |
82947 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1682179 |
193 |
0 |
0 |
| T131 |
5212 |
6 |
0 |
0 |
| T132 |
6351 |
11 |
0 |
0 |
| T133 |
2789 |
7 |
0 |
0 |
| T360 |
3067 |
9 |
0 |
0 |
| T361 |
604 |
1 |
0 |
0 |
| T362 |
943 |
2 |
0 |
0 |
| T363 |
1038 |
2 |
0 |
0 |
| T364 |
849 |
2 |
0 |
0 |
| T394 |
2934 |
9 |
0 |
0 |
| T395 |
977 |
2 |
0 |
0 |