Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
12057 |
11604 |
0 |
0 |
selKnown1 |
117430 |
116126 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12057 |
11604 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T24 |
301 |
300 |
0 |
0 |
T25 |
402 |
401 |
0 |
0 |
T28 |
0 |
33 |
0 |
0 |
T40 |
22 |
20 |
0 |
0 |
T42 |
32 |
30 |
0 |
0 |
T57 |
6 |
5 |
0 |
0 |
T58 |
3 |
2 |
0 |
0 |
T69 |
3 |
2 |
0 |
0 |
T70 |
1 |
0 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T149 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T152 |
0 |
3 |
0 |
0 |
T162 |
2 |
1 |
0 |
0 |
T163 |
0 |
1 |
0 |
0 |
T176 |
0 |
2 |
0 |
0 |
T177 |
17 |
15 |
0 |
0 |
T178 |
5 |
4 |
0 |
0 |
T179 |
2 |
1 |
0 |
0 |
T180 |
3 |
2 |
0 |
0 |
T181 |
6 |
5 |
0 |
0 |
T182 |
3 |
2 |
0 |
0 |
T183 |
6 |
5 |
0 |
0 |
T184 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117430 |
116126 |
0 |
0 |
T1 |
1 |
0 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T40 |
29 |
27 |
0 |
0 |
T41 |
16 |
14 |
0 |
0 |
T42 |
38 |
36 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T47 |
545 |
544 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T99 |
1 |
0 |
0 |
0 |
T116 |
0 |
2 |
0 |
0 |
T171 |
0 |
1 |
0 |
0 |
T177 |
32 |
30 |
0 |
0 |
T178 |
23 |
21 |
0 |
0 |
T179 |
38 |
36 |
0 |
0 |
T180 |
23 |
21 |
0 |
0 |
T181 |
28 |
26 |
0 |
0 |
T182 |
4 |
7 |
0 |
0 |
T183 |
24 |
23 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T59,T44,T20 |
0 | 1 | Covered | T59,T44,T20 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T59,T44,T20 |
1 | 1 | Covered | T59,T44,T20 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
735 |
617 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T28 |
0 |
33 |
0 |
0 |
T57 |
6 |
5 |
0 |
0 |
T58 |
3 |
2 |
0 |
0 |
T69 |
3 |
2 |
0 |
0 |
T70 |
1 |
0 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T149 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T152 |
0 |
3 |
0 |
0 |
T162 |
2 |
1 |
0 |
0 |
T163 |
0 |
1 |
0 |
0 |
T176 |
0 |
2 |
0 |
0 |
T184 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1690 |
717 |
0 |
0 |
T1 |
1 |
0 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T99 |
1 |
0 |
0 |
0 |
T116 |
0 |
2 |
0 |
0 |
T171 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1762 |
1746 |
0 |
0 |
selKnown1 |
701 |
684 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1762 |
1746 |
0 |
0 |
T24 |
301 |
300 |
0 |
0 |
T25 |
402 |
401 |
0 |
0 |
T26 |
435 |
434 |
0 |
0 |
T40 |
17 |
16 |
0 |
0 |
T41 |
7 |
6 |
0 |
0 |
T42 |
26 |
25 |
0 |
0 |
T177 |
14 |
13 |
0 |
0 |
T185 |
271 |
270 |
0 |
0 |
T186 |
199 |
198 |
0 |
0 |
T187 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
701 |
684 |
0 |
0 |
T40 |
14 |
13 |
0 |
0 |
T41 |
7 |
6 |
0 |
0 |
T42 |
17 |
16 |
0 |
0 |
T47 |
545 |
544 |
0 |
0 |
T177 |
18 |
17 |
0 |
0 |
T178 |
11 |
10 |
0 |
0 |
T179 |
19 |
18 |
0 |
0 |
T180 |
12 |
11 |
0 |
0 |
T181 |
15 |
14 |
0 |
0 |
T182 |
0 |
4 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T47 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43 |
30 |
0 |
0 |
T40 |
5 |
4 |
0 |
0 |
T42 |
6 |
5 |
0 |
0 |
T177 |
3 |
2 |
0 |
0 |
T178 |
5 |
4 |
0 |
0 |
T179 |
2 |
1 |
0 |
0 |
T180 |
3 |
2 |
0 |
0 |
T181 |
6 |
5 |
0 |
0 |
T182 |
3 |
2 |
0 |
0 |
T183 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145 |
132 |
0 |
0 |
T40 |
15 |
14 |
0 |
0 |
T41 |
9 |
8 |
0 |
0 |
T42 |
21 |
20 |
0 |
0 |
T177 |
14 |
13 |
0 |
0 |
T178 |
12 |
11 |
0 |
0 |
T179 |
19 |
18 |
0 |
0 |
T180 |
11 |
10 |
0 |
0 |
T181 |
13 |
12 |
0 |
0 |
T182 |
4 |
3 |
0 |
0 |
T183 |
24 |
23 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T45,T46 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1809 |
1793 |
0 |
0 |
selKnown1 |
146 |
132 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1809 |
1793 |
0 |
0 |
T24 |
301 |
300 |
0 |
0 |
T25 |
390 |
389 |
0 |
0 |
T26 |
456 |
455 |
0 |
0 |
T40 |
25 |
24 |
0 |
0 |
T41 |
8 |
7 |
0 |
0 |
T42 |
26 |
25 |
0 |
0 |
T177 |
15 |
14 |
0 |
0 |
T185 |
286 |
285 |
0 |
0 |
T186 |
211 |
210 |
0 |
0 |
T187 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146 |
132 |
0 |
0 |
T40 |
14 |
13 |
0 |
0 |
T41 |
10 |
9 |
0 |
0 |
T42 |
23 |
22 |
0 |
0 |
T47 |
2 |
1 |
0 |
0 |
T177 |
10 |
9 |
0 |
0 |
T178 |
7 |
6 |
0 |
0 |
T179 |
16 |
15 |
0 |
0 |
T180 |
20 |
19 |
0 |
0 |
T181 |
14 |
13 |
0 |
0 |
T182 |
12 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T40,T41 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T47,T40 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T21,T40,T41 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66 |
55 |
0 |
0 |
T40 |
3 |
2 |
0 |
0 |
T42 |
14 |
13 |
0 |
0 |
T177 |
4 |
3 |
0 |
0 |
T178 |
8 |
7 |
0 |
0 |
T180 |
7 |
6 |
0 |
0 |
T181 |
5 |
4 |
0 |
0 |
T182 |
12 |
11 |
0 |
0 |
T183 |
10 |
9 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136 |
124 |
0 |
0 |
T40 |
18 |
17 |
0 |
0 |
T41 |
9 |
8 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T177 |
9 |
8 |
0 |
0 |
T178 |
10 |
9 |
0 |
0 |
T179 |
12 |
11 |
0 |
0 |
T180 |
17 |
16 |
0 |
0 |
T181 |
13 |
12 |
0 |
0 |
T182 |
10 |
9 |
0 |
0 |
T183 |
16 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2163 |
2145 |
0 |
0 |
selKnown1 |
148 |
138 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2163 |
2145 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
418 |
417 |
0 |
0 |
T25 |
387 |
386 |
0 |
0 |
T26 |
418 |
417 |
0 |
0 |
T40 |
19 |
18 |
0 |
0 |
T41 |
7 |
6 |
0 |
0 |
T42 |
0 |
23 |
0 |
0 |
T177 |
0 |
18 |
0 |
0 |
T178 |
0 |
10 |
0 |
0 |
T185 |
434 |
433 |
0 |
0 |
T186 |
354 |
353 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148 |
138 |
0 |
0 |
T40 |
18 |
17 |
0 |
0 |
T41 |
11 |
10 |
0 |
0 |
T42 |
17 |
16 |
0 |
0 |
T177 |
19 |
18 |
0 |
0 |
T178 |
11 |
10 |
0 |
0 |
T179 |
21 |
20 |
0 |
0 |
T180 |
11 |
10 |
0 |
0 |
T181 |
13 |
12 |
0 |
0 |
T182 |
8 |
7 |
0 |
0 |
T183 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73 |
57 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
3 |
2 |
0 |
0 |
T25 |
3 |
2 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T40 |
7 |
6 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T177 |
3 |
2 |
0 |
0 |
T179 |
0 |
2 |
0 |
0 |
T180 |
0 |
6 |
0 |
0 |
T185 |
3 |
2 |
0 |
0 |
T186 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135 |
122 |
0 |
0 |
T40 |
15 |
14 |
0 |
0 |
T41 |
7 |
6 |
0 |
0 |
T42 |
17 |
16 |
0 |
0 |
T177 |
17 |
16 |
0 |
0 |
T178 |
14 |
13 |
0 |
0 |
T179 |
16 |
15 |
0 |
0 |
T180 |
10 |
9 |
0 |
0 |
T181 |
11 |
10 |
0 |
0 |
T182 |
5 |
4 |
0 |
0 |
T183 |
20 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T47,T40 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2187 |
2170 |
0 |
0 |
selKnown1 |
287 |
275 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2187 |
2170 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
420 |
419 |
0 |
0 |
T25 |
374 |
373 |
0 |
0 |
T26 |
438 |
437 |
0 |
0 |
T40 |
16 |
15 |
0 |
0 |
T41 |
6 |
5 |
0 |
0 |
T42 |
27 |
26 |
0 |
0 |
T177 |
0 |
16 |
0 |
0 |
T178 |
0 |
7 |
0 |
0 |
T185 |
448 |
447 |
0 |
0 |
T186 |
366 |
365 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
287 |
275 |
0 |
0 |
T40 |
15 |
14 |
0 |
0 |
T41 |
13 |
12 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T47 |
136 |
135 |
0 |
0 |
T177 |
21 |
20 |
0 |
0 |
T178 |
11 |
10 |
0 |
0 |
T179 |
21 |
20 |
0 |
0 |
T180 |
14 |
13 |
0 |
0 |
T181 |
10 |
9 |
0 |
0 |
T182 |
3 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84 |
66 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
3 |
2 |
0 |
0 |
T25 |
3 |
2 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T40 |
9 |
8 |
0 |
0 |
T41 |
5 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T177 |
0 |
6 |
0 |
0 |
T178 |
0 |
2 |
0 |
0 |
T185 |
3 |
2 |
0 |
0 |
T186 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131 |
117 |
0 |
0 |
T40 |
20 |
19 |
0 |
0 |
T41 |
8 |
7 |
0 |
0 |
T42 |
16 |
15 |
0 |
0 |
T177 |
15 |
14 |
0 |
0 |
T178 |
6 |
5 |
0 |
0 |
T179 |
18 |
17 |
0 |
0 |
T180 |
12 |
11 |
0 |
0 |
T181 |
8 |
7 |
0 |
0 |
T182 |
3 |
2 |
0 |
0 |
T183 |
21 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T71,T21 |
0 | 1 | Covered | T45,T23,T46 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T71,T21 |
1 | 1 | Covered | T45,T23,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
731 |
711 |
0 |
0 |
selKnown1 |
1616 |
1590 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
731 |
711 |
0 |
0 |
T40 |
3 |
2 |
0 |
0 |
T41 |
19 |
18 |
0 |
0 |
T42 |
6 |
5 |
0 |
0 |
T47 |
546 |
545 |
0 |
0 |
T177 |
21 |
20 |
0 |
0 |
T178 |
12 |
11 |
0 |
0 |
T179 |
23 |
22 |
0 |
0 |
T180 |
16 |
15 |
0 |
0 |
T181 |
33 |
32 |
0 |
0 |
T182 |
14 |
13 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1616 |
1590 |
0 |
0 |
T24 |
263 |
262 |
0 |
0 |
T25 |
387 |
386 |
0 |
0 |
T26 |
418 |
417 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T41 |
0 |
8 |
0 |
0 |
T42 |
0 |
17 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T177 |
0 |
17 |
0 |
0 |
T178 |
0 |
10 |
0 |
0 |
T185 |
233 |
232 |
0 |
0 |
T186 |
0 |
163 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T71,T21 |
0 | 1 | Covered | T45,T23,T46 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T71,T21 |
1 | 1 | Covered | T45,T23,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
726 |
706 |
0 |
0 |
selKnown1 |
1613 |
1587 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
726 |
706 |
0 |
0 |
T40 |
3 |
2 |
0 |
0 |
T41 |
19 |
18 |
0 |
0 |
T42 |
7 |
6 |
0 |
0 |
T47 |
546 |
545 |
0 |
0 |
T177 |
21 |
20 |
0 |
0 |
T178 |
10 |
9 |
0 |
0 |
T179 |
23 |
22 |
0 |
0 |
T180 |
14 |
13 |
0 |
0 |
T181 |
31 |
30 |
0 |
0 |
T182 |
13 |
12 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1613 |
1587 |
0 |
0 |
T24 |
263 |
262 |
0 |
0 |
T25 |
387 |
386 |
0 |
0 |
T26 |
418 |
417 |
0 |
0 |
T40 |
0 |
19 |
0 |
0 |
T41 |
0 |
8 |
0 |
0 |
T42 |
0 |
17 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T177 |
0 |
17 |
0 |
0 |
T178 |
0 |
9 |
0 |
0 |
T185 |
233 |
232 |
0 |
0 |
T186 |
0 |
163 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T71,T22 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T71,T22 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
217 |
189 |
0 |
0 |
selKnown1 |
1634 |
1607 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
217 |
189 |
0 |
0 |
T40 |
22 |
21 |
0 |
0 |
T41 |
25 |
24 |
0 |
0 |
T42 |
18 |
17 |
0 |
0 |
T47 |
2 |
1 |
0 |
0 |
T177 |
15 |
14 |
0 |
0 |
T178 |
27 |
26 |
0 |
0 |
T179 |
13 |
12 |
0 |
0 |
T180 |
13 |
12 |
0 |
0 |
T181 |
23 |
22 |
0 |
0 |
T182 |
0 |
21 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1634 |
1607 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
265 |
264 |
0 |
0 |
T25 |
374 |
373 |
0 |
0 |
T26 |
438 |
437 |
0 |
0 |
T40 |
0 |
17 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
16 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T177 |
0 |
14 |
0 |
0 |
T178 |
0 |
8 |
0 |
0 |
T185 |
247 |
246 |
0 |
0 |
T186 |
0 |
175 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T71,T22 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T71,T22 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
216 |
188 |
0 |
0 |
selKnown1 |
1634 |
1607 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216 |
188 |
0 |
0 |
T40 |
21 |
20 |
0 |
0 |
T41 |
25 |
24 |
0 |
0 |
T42 |
17 |
16 |
0 |
0 |
T47 |
2 |
1 |
0 |
0 |
T177 |
16 |
15 |
0 |
0 |
T178 |
27 |
26 |
0 |
0 |
T179 |
13 |
12 |
0 |
0 |
T180 |
12 |
11 |
0 |
0 |
T181 |
23 |
22 |
0 |
0 |
T182 |
0 |
21 |
0 |
0 |
T187 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1634 |
1607 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
265 |
264 |
0 |
0 |
T25 |
374 |
373 |
0 |
0 |
T26 |
438 |
437 |
0 |
0 |
T40 |
0 |
18 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
16 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T177 |
0 |
13 |
0 |
0 |
T178 |
0 |
8 |
0 |
0 |
T185 |
247 |
246 |
0 |
0 |
T186 |
0 |
175 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T71,T21 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T71,T21 |
1 | 1 | Covered | T40,T41,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
171 |
155 |
0 |
0 |
selKnown1 |
26827 |
26796 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
171 |
155 |
0 |
0 |
T40 |
32 |
31 |
0 |
0 |
T41 |
18 |
17 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T177 |
24 |
23 |
0 |
0 |
T178 |
14 |
13 |
0 |
0 |
T179 |
17 |
16 |
0 |
0 |
T180 |
7 |
6 |
0 |
0 |
T181 |
19 |
18 |
0 |
0 |
T182 |
11 |
10 |
0 |
0 |
T183 |
11 |
10 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26827 |
26796 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
453 |
452 |
0 |
0 |
T25 |
401 |
400 |
0 |
0 |
T26 |
434 |
433 |
0 |
0 |
T51 |
0 |
19 |
0 |
0 |
T72 |
1655 |
1654 |
0 |
0 |
T84 |
1988 |
1987 |
0 |
0 |
T85 |
4682 |
4681 |
0 |
0 |
T138 |
1419 |
1418 |
0 |
0 |
T191 |
1985 |
1984 |
0 |
0 |
T192 |
4690 |
4689 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T71,T21 |
0 | 1 | Covered | T40,T41,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T71,T21 |
1 | 1 | Covered | T40,T41,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
165 |
149 |
0 |
0 |
selKnown1 |
26827 |
26796 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165 |
149 |
0 |
0 |
T40 |
27 |
26 |
0 |
0 |
T41 |
17 |
16 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T177 |
24 |
23 |
0 |
0 |
T178 |
12 |
11 |
0 |
0 |
T179 |
15 |
14 |
0 |
0 |
T180 |
7 |
6 |
0 |
0 |
T181 |
21 |
20 |
0 |
0 |
T182 |
13 |
12 |
0 |
0 |
T183 |
11 |
10 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26827 |
26796 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
453 |
452 |
0 |
0 |
T25 |
401 |
400 |
0 |
0 |
T26 |
434 |
433 |
0 |
0 |
T51 |
0 |
19 |
0 |
0 |
T72 |
1655 |
1654 |
0 |
0 |
T84 |
1988 |
1987 |
0 |
0 |
T85 |
4682 |
4681 |
0 |
0 |
T138 |
1419 |
1418 |
0 |
0 |
T191 |
1985 |
1984 |
0 |
0 |
T192 |
4690 |
4689 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T71,T193 |
0 | 1 | Covered | T24,T193,T194 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T71,T193 |
1 | 1 | Covered | T24,T193,T194 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
453 |
412 |
0 |
0 |
selKnown1 |
26881 |
26852 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
453 |
412 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T193 |
30 |
29 |
0 |
0 |
T194 |
2 |
1 |
0 |
0 |
T195 |
31 |
30 |
0 |
0 |
T196 |
0 |
30 |
0 |
0 |
T197 |
0 |
1 |
0 |
0 |
T198 |
0 |
7 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26881 |
26852 |
0 |
0 |
T24 |
453 |
452 |
0 |
0 |
T25 |
389 |
388 |
0 |
0 |
T26 |
455 |
454 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T72 |
1655 |
1654 |
0 |
0 |
T84 |
1988 |
1987 |
0 |
0 |
T85 |
4682 |
4681 |
0 |
0 |
T138 |
1419 |
1418 |
0 |
0 |
T191 |
1985 |
1984 |
0 |
0 |
T192 |
4690 |
4689 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T71,T193 |
0 | 1 | Covered | T24,T193,T194 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T71,T193 |
1 | 1 | Covered | T24,T193,T194 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
456 |
415 |
0 |
0 |
selKnown1 |
26879 |
26850 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
456 |
415 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T193 |
30 |
29 |
0 |
0 |
T194 |
2 |
1 |
0 |
0 |
T195 |
31 |
30 |
0 |
0 |
T196 |
0 |
30 |
0 |
0 |
T197 |
0 |
1 |
0 |
0 |
T198 |
0 |
7 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26879 |
26850 |
0 |
0 |
T24 |
453 |
452 |
0 |
0 |
T25 |
389 |
388 |
0 |
0 |
T26 |
455 |
454 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T72 |
1655 |
1654 |
0 |
0 |
T84 |
1988 |
1987 |
0 |
0 |
T85 |
4682 |
4681 |
0 |
0 |
T138 |
1419 |
1418 |
0 |
0 |
T191 |
1985 |
1984 |
0 |
0 |
T192 |
4690 |
4689 |
0 |
0 |