Toggle Coverage for Module :
spi_host
| Total | Covered | Percent |
Totals |
46 |
42 |
91.30 |
Total Bits |
358 |
342 |
95.53 |
Total Bits 0->1 |
179 |
171 |
95.53 |
Total Bits 1->0 |
179 |
171 |
95.53 |
| | | |
Ports |
46 |
42 |
91.30 |
Port Bits |
358 |
342 |
95.53 |
Port Bits 0->1 |
179 |
171 |
95.53 |
Port Bits 1->0 |
179 |
171 |
95.53 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_ni |
Yes |
Yes |
T4,T17,T44 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T45,T26,T60 |
Yes |
T45,T26,T60 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T45,T26,T60 |
Yes |
T45,T26,T60 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T45,T26,T60 |
Yes |
T45,T26,T60 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T45,T26,T60 |
Yes |
T45,T26,T60 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T45,T26,T60 |
Yes |
T45,T26,T60 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T45,T26,T60 |
Yes |
T45,T26,T60 |
INPUT |
tl_i.a_address[5:0] |
Yes |
Yes |
*T76,*T77,*T78 |
Yes |
T76,T77,T78 |
INPUT |
tl_i.a_address[15:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[16] |
Yes |
Yes |
*T45,*T60,*T299 |
Yes |
T45,T60,T299 |
INPUT |
tl_i.a_address[19:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[21:20] |
Yes |
Yes |
T45,T26,T60 |
Yes |
T45,T26,T60 |
INPUT |
tl_i.a_address[29:22] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T45,*T26,*T60 |
Yes |
T45,T26,T60 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T81,*T208,*T76 |
Yes |
T81,T208,T76 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T27,T28,T204 |
Yes |
T27,T28,T204 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T45,T26,T60 |
Yes |
T45,T26,T60 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T45,T26,T60 |
Yes |
T45,T26,T60 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T45,T26,T299 |
Yes |
T45,T26,T299 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T45,T26,T299 |
Yes |
T45,T26,T60 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T45,T26,T299 |
Yes |
T45,T26,T299 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T81,*T208,*T77 |
Yes |
T81,T208,T76 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T45,*T26,*T299 |
Yes |
T45,T26,T299 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T45,T26,T60 |
Yes |
T45,T26,T60 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T87,T19,T105 |
Yes |
T87,T19,T105 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T87,T83,T216 |
Yes |
T87,T83,T216 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T87,T83,T216 |
Yes |
T87,T83,T216 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T87,T19,T105 |
Yes |
T87,T19,T105 |
OUTPUT |
cio_sck_o |
Yes |
Yes |
T45,T26,T27 |
Yes |
T45,T26,T27 |
OUTPUT |
cio_sck_en_o |
Yes |
Yes |
T26,T81,T27 |
Yes |
T45,T26,T81 |
OUTPUT |
cio_csb_o |
Yes |
Yes |
T45,T26,T27 |
Yes |
T45,T26,T27 |
OUTPUT |
cio_csb_en_o |
Yes |
Yes |
T26,T81,T27 |
Yes |
T45,T26,T81 |
OUTPUT |
cio_sd_o[3:0] |
Yes |
Yes |
T45,T26,T27 |
Yes |
T45,T26,T27 |
OUTPUT |
cio_sd_en_o[0] |
Yes |
Yes |
*T45,*T26,*T27 |
Yes |
T45,T26,T27 |
OUTPUT |
cio_sd_en_o[3:1] |
No |
No |
|
No |
|
OUTPUT |
cio_sd_i[3:0] |
Yes |
Yes |
T45,T26,T27 |
Yes |
T23,T45,T26 |
INPUT |
passthrough_i.s_en[0] |
Yes |
Yes |
*T26,*T27,*T28 |
Yes |
T26,T27,T28 |
INPUT |
passthrough_i.s_en[3:1] |
No |
No |
|
No |
|
INPUT |
passthrough_i.s[3:0] |
Yes |
Yes |
T26,T52,T53 |
Yes |
T23,T26,T52 |
INPUT |
passthrough_i.csb_en |
No |
No |
|
No |
|
INPUT |
passthrough_i.csb |
Yes |
Yes |
T23,T1,T26 |
Yes |
T23,T26,T155 |
INPUT |
passthrough_i.sck_en |
No |
No |
|
No |
|
INPUT |
passthrough_i.sck |
Yes |
Yes |
T26,T52,T53 |
Yes |
T23,T26,T52 |
INPUT |
passthrough_i.passthrough_en |
Yes |
Yes |
T27,T28,T204 |
Yes |
T26,T27,T28 |
INPUT |
passthrough_o.s[3:0] |
Yes |
Yes |
T45,T26,T27 |
Yes |
T23,T45,T26 |
OUTPUT |
intr_error_o |
Yes |
Yes |
T160,T161,T162 |
Yes |
T160,T161,T162 |
OUTPUT |
intr_spi_event_o |
Yes |
Yes |
T160,T81,T161 |
Yes |
T160,T81,T161 |
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_spi_host1
| Total | Covered | Percent |
Totals |
38 |
36 |
94.74 |
Total Bits |
324 |
312 |
96.30 |
Total Bits 0->1 |
162 |
156 |
96.30 |
Total Bits 1->0 |
162 |
156 |
96.30 |
| | | |
Ports |
38 |
36 |
94.74 |
Port Bits |
324 |
312 |
96.30 |
Port Bits 0->1 |
162 |
156 |
96.30 |
Port Bits 1->0 |
162 |
156 |
96.30 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_ni |
Yes |
Yes |
T4,T17,T44 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T45,T60,T299 |
Yes |
T45,T60,T299 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T45,T60,T299 |
Yes |
T45,T60,T299 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T45,T60,T299 |
Yes |
T45,T60,T299 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T45,T60,T299 |
Yes |
T45,T60,T299 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T45,T60,T299 |
Yes |
T45,T60,T299 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T45,T60,T299 |
Yes |
T45,T60,T299 |
INPUT |
tl_i.a_address[5:0] |
Yes |
Yes |
*T76,*T77,*T78 |
Yes |
T76,T77,T78 |
INPUT |
tl_i.a_address[15:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[16] |
Yes |
Yes |
*T45,*T60,*T299 |
Yes |
T45,T60,T299 |
INPUT |
tl_i.a_address[19:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[21:20] |
Yes |
Yes |
T45,T60,T299 |
Yes |
T45,T60,T299 |
INPUT |
tl_i.a_address[29:22] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T45,*T60,*T299 |
Yes |
T45,T60,T299 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T81,*T208,*T76 |
Yes |
T81,T208,T76 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T76,T78,T158 |
Yes |
T76,T78,T158 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T45,T60,T299 |
Yes |
T45,T60,T299 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T45,T60,T299 |
Yes |
T45,T60,T299 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T45,T299,T386 |
Yes |
T45,T299,T386 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T45,T299,T386 |
Yes |
T45,T60,T299 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T45,T299,T386 |
Yes |
T45,T299,T386 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T81,*T208,*T78 |
Yes |
T81,T208,T76 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T76,T78,T158 |
Yes |
T76,T78,T158 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T45,*T299,*T386 |
Yes |
T45,T299,T386 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T45,T60,T299 |
Yes |
T45,T60,T299 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T87,T19,T105 |
Yes |
T87,T19,T105 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T87,T83,T216 |
Yes |
T87,T83,T216 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T87,T83,T216 |
Yes |
T87,T83,T216 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T87,T19,T105 |
Yes |
T87,T19,T105 |
OUTPUT |
cio_sck_o |
Yes |
Yes |
T45,T46,T47 |
Yes |
T45,T46,T47 |
OUTPUT |
cio_sck_en_o |
Yes |
Yes |
T81,T146,T147 |
Yes |
T45,T81,T46 |
OUTPUT |
cio_csb_o |
Yes |
Yes |
T45,T46,T47 |
Yes |
T45,T46,T47 |
OUTPUT |
cio_csb_en_o |
Yes |
Yes |
T81,T146,T147 |
Yes |
T45,T81,T46 |
OUTPUT |
cio_sd_o[0] |
Yes |
Yes |
*T45,*T46,*T47 |
Yes |
T45,T46,T47 |
OUTPUT |
cio_sd_o[3:1] |
No |
No |
|
No |
|
OUTPUT |
cio_sd_en_o[0] |
Yes |
Yes |
*T45,*T46,*T47 |
Yes |
T45,T46,T47 |
OUTPUT |
cio_sd_en_o[3:1] |
No |
No |
|
No |
|
OUTPUT |
cio_sd_i[3:0] |
Yes |
Yes |
T45,T46,T47 |
Yes |
T45,T46,T47 |
INPUT |
passthrough_i.s_en[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
passthrough_i.s[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
passthrough_i.csb_en |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
passthrough_i.csb |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
passthrough_i.sck_en |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
passthrough_i.sck |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
passthrough_i.passthrough_en |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
passthrough_o.s[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
intr_error_o |
Yes |
Yes |
T160,T161,T162 |
Yes |
T160,T161,T162 |
OUTPUT |
intr_spi_event_o |
Yes |
Yes |
T160,T161,T162 |
Yes |
T160,T161,T162 |
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_spi_host0
| Total | Covered | Percent |
Totals |
44 |
42 |
95.45 |
Total Bits |
352 |
340 |
96.59 |
Total Bits 0->1 |
176 |
170 |
96.59 |
Total Bits 1->0 |
176 |
170 |
96.59 |
| | | |
Ports |
44 |
42 |
95.45 |
Port Bits |
352 |
340 |
96.59 |
Port Bits 0->1 |
176 |
170 |
96.59 |
Port Bits 1->0 |
176 |
170 |
96.59 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
clk_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
|
rst_ni |
Yes |
Yes |
T4,T17,T44 |
Yes |
T4,T5,T6 |
INPUT |
|
tl_i.d_ready |
Yes |
Yes |
T26,T60,T299 |
Yes |
T26,T60,T299 |
INPUT |
|
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T26,T60,T299 |
Yes |
T26,T60,T299 |
INPUT |
|
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T26,T60,T299 |
Yes |
T26,T60,T299 |
INPUT |
|
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T26,T60,T299 |
Yes |
T26,T60,T299 |
INPUT |
|
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
tl_i.a_data[31:0] |
Yes |
Yes |
T26,T60,T299 |
Yes |
T26,T60,T299 |
INPUT |
|
tl_i.a_mask[3:0] |
Yes |
Yes |
T26,T60,T299 |
Yes |
T26,T60,T299 |
INPUT |
|
tl_i.a_address[5:0] |
Yes |
Yes |
*T76,*T77,*T78 |
Yes |
T76,T77,T78 |
INPUT |
|
tl_i.a_address[19:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
tl_i.a_address[21:20] |
Yes |
Yes |
T26,T60,T299 |
Yes |
T26,T60,T299 |
INPUT |
|
tl_i.a_address[29:22] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
tl_i.a_address[30] |
Yes |
Yes |
*T26,*T60,*T299 |
Yes |
T26,T60,T299 |
INPUT |
|
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
tl_i.a_source[5:0] |
Yes |
Yes |
*T81,*T208,*T76 |
Yes |
T81,T208,T76 |
INPUT |
|
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
tl_i.a_size[1:0] |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
INPUT |
|
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
tl_i.a_opcode[2:0] |
Yes |
Yes |
T27,T28,T204 |
Yes |
T27,T28,T204 |
INPUT |
|
tl_i.a_valid |
Yes |
Yes |
T26,T60,T299 |
Yes |
T26,T60,T299 |
INPUT |
|
tl_o.a_ready |
Yes |
Yes |
T26,T60,T299 |
Yes |
T26,T60,T299 |
OUTPUT |
|
tl_o.d_error |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
OUTPUT |
|
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T26,T299,T386 |
Yes |
T26,T299,T386 |
OUTPUT |
|
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T26,T299,T386 |
Yes |
T26,T60,T299 |
OUTPUT |
|
tl_o.d_data[31:0] |
Yes |
Yes |
T26,T299,T386 |
Yes |
T26,T299,T386 |
OUTPUT |
|
tl_o.d_sink |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
OUTPUT |
|
tl_o.d_source[5:0] |
Yes |
Yes |
*T81,*T208,*T77 |
Yes |
T81,T208,T76 |
OUTPUT |
|
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
|
tl_o.d_size[1:0] |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
OUTPUT |
|
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
|
tl_o.d_opcode[0] |
Yes |
Yes |
*T26,*T299,*T386 |
Yes |
T26,T299,T386 |
OUTPUT |
|
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
|
tl_o.d_valid |
Yes |
Yes |
T26,T60,T299 |
Yes |
T26,T60,T299 |
OUTPUT |
|
alert_rx_i[0].ack_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
|
alert_rx_i[0].ack_p |
Yes |
Yes |
T87,T387,T60 |
Yes |
T87,T387,T60 |
INPUT |
|
alert_rx_i[0].ping_n |
Yes |
Yes |
T87,T83,T216 |
Yes |
T87,T83,T216 |
INPUT |
|
alert_rx_i[0].ping_p |
Yes |
Yes |
T87,T83,T216 |
Yes |
T87,T83,T216 |
INPUT |
|
alert_tx_o[0].alert_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
|
alert_tx_o[0].alert_p |
Yes |
Yes |
T87,T387,T60 |
Yes |
T87,T387,T60 |
OUTPUT |
|
cio_sck_o |
Yes |
Yes |
T26,T27,T28 |
Yes |
T26,T27,T28 |
OUTPUT |
|
cio_sck_en_o |
Yes |
Yes |
T26,T81,T27 |
Yes |
T26,T81,T27 |
OUTPUT |
|
cio_csb_o |
Yes |
Yes |
T26,T27,T28 |
Yes |
T26,T27,T28 |
OUTPUT |
|
cio_csb_en_o |
Yes |
Yes |
T26,T81,T27 |
Yes |
T26,T81,T27 |
OUTPUT |
|
cio_sd_o[3:0] |
Yes |
Yes |
T26,T27,T28 |
Yes |
T26,T27,T28 |
OUTPUT |
|
cio_sd_en_o[0] |
Yes |
Yes |
*T26,*T27,*T28 |
Yes |
T26,T27,T28 |
OUTPUT |
|
cio_sd_en_o[3:1] |
No |
No |
|
No |
|
OUTPUT |
|
cio_sd_i[3:0] |
Yes |
Yes |
T26,T27,T28 |
Yes |
T23,T26,T27 |
INPUT |
|
passthrough_i.s_en[0] |
Yes |
Yes |
*T26,*T27,*T28 |
Yes |
T26,T27,T28 |
INPUT |
|
passthrough_i.s_en[3:1] |
No |
No |
|
No |
|
INPUT |
|
passthrough_i.s[3:0] |
Yes |
Yes |
T26,T52,T53 |
Yes |
T23,T26,T52 |
INPUT |
|
passthrough_i.csb_en[0:0] |
Excluded |
Excluded |
|
Excluded |
|
INPUT |
[UNR] Tied off. |
passthrough_i.csb |
Yes |
Yes |
T23,T1,T26 |
Yes |
T23,T26,T155 |
INPUT |
|
passthrough_i.sck_en[0:0] |
Excluded |
Excluded |
|
Excluded |
|
INPUT |
[UNR] Tied off. |
passthrough_i.sck |
Yes |
Yes |
T26,T52,T53 |
Yes |
T23,T26,T52 |
INPUT |
|
passthrough_i.passthrough_en |
Yes |
Yes |
T27,T28,T204 |
Yes |
T26,T27,T28 |
INPUT |
|
passthrough_o.s[3:0] |
Yes |
Yes |
T26,T27,T28 |
Yes |
T23,T26,T27 |
OUTPUT |
|
intr_error_o |
Yes |
Yes |
T160,T161,T162 |
Yes |
T160,T161,T162 |
OUTPUT |
|
intr_spi_event_o |
Yes |
Yes |
T160,T81,T161 |
Yes |
T160,T81,T161 |
OUTPUT |
|
*Tests covering at least one bit in the range