Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T7,T8,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T7,T1,T2 |
1 | 1 | Covered | T7,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T7,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T7,T1,T2 |
1 | 1 | Covered | T7,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T9,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T2,T3 |
1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2619332 |
0 |
0 |
T1 |
46537 |
305 |
0 |
0 |
T2 |
46847 |
787 |
0 |
0 |
T3 |
0 |
904 |
0 |
0 |
T9 |
251846 |
1585 |
0 |
0 |
T10 |
0 |
1498 |
0 |
0 |
T11 |
43601 |
2185 |
0 |
0 |
T12 |
0 |
1504 |
0 |
0 |
T13 |
0 |
2068 |
0 |
0 |
T14 |
0 |
445 |
0 |
0 |
T16 |
0 |
1416 |
0 |
0 |
T49 |
36371 |
0 |
0 |
0 |
T73 |
287423 |
0 |
0 |
0 |
T101 |
0 |
767 |
0 |
0 |
T102 |
0 |
792 |
0 |
0 |
T119 |
13945 |
0 |
0 |
0 |
T146 |
0 |
10749 |
0 |
0 |
T147 |
0 |
18128 |
0 |
0 |
T148 |
0 |
6501 |
0 |
0 |
T176 |
37929 |
0 |
0 |
0 |
T217 |
0 |
325 |
0 |
0 |
T343 |
69107 |
0 |
0 |
0 |
T361 |
319069 |
0 |
0 |
0 |
T365 |
0 |
1770 |
0 |
0 |
T366 |
0 |
14703 |
0 |
0 |
T396 |
0 |
879 |
0 |
0 |
T397 |
0 |
1402 |
0 |
0 |
T398 |
0 |
507 |
0 |
0 |
T399 |
15224 |
0 |
0 |
0 |
T400 |
41494 |
0 |
0 |
0 |
T401 |
18652 |
0 |
0 |
0 |
T402 |
598332 |
0 |
0 |
0 |
T403 |
53954 |
0 |
0 |
0 |
T404 |
19396 |
0 |
0 |
0 |
T405 |
38516 |
0 |
0 |
0 |
T406 |
17110 |
0 |
0 |
0 |
T407 |
52830 |
0 |
0 |
0 |
T408 |
42473 |
0 |
0 |
0 |
T409 |
156982 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43502500 |
38238325 |
0 |
0 |
T4 |
29825 |
25475 |
0 |
0 |
T5 |
8150 |
3800 |
0 |
0 |
T6 |
10600 |
6325 |
0 |
0 |
T17 |
25400 |
21025 |
0 |
0 |
T18 |
22550 |
18175 |
0 |
0 |
T34 |
12925 |
8625 |
0 |
0 |
T44 |
16550 |
12100 |
0 |
0 |
T55 |
73250 |
68900 |
0 |
0 |
T64 |
16600 |
12250 |
0 |
0 |
T87 |
27575 |
23250 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
6519 |
0 |
0 |
T1 |
46537 |
1 |
0 |
0 |
T2 |
46847 |
2 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T9 |
251846 |
4 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
43601 |
6 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T49 |
36371 |
0 |
0 |
0 |
T73 |
287423 |
0 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T119 |
13945 |
0 |
0 |
0 |
T146 |
0 |
27 |
0 |
0 |
T147 |
0 |
44 |
0 |
0 |
T148 |
0 |
15 |
0 |
0 |
T176 |
37929 |
0 |
0 |
0 |
T217 |
0 |
1 |
0 |
0 |
T343 |
69107 |
0 |
0 |
0 |
T361 |
319069 |
0 |
0 |
0 |
T365 |
0 |
6 |
0 |
0 |
T366 |
0 |
36 |
0 |
0 |
T396 |
0 |
2 |
0 |
0 |
T397 |
0 |
4 |
0 |
0 |
T398 |
0 |
2 |
0 |
0 |
T399 |
15224 |
0 |
0 |
0 |
T400 |
41494 |
0 |
0 |
0 |
T401 |
18652 |
0 |
0 |
0 |
T402 |
598332 |
0 |
0 |
0 |
T403 |
53954 |
0 |
0 |
0 |
T404 |
19396 |
0 |
0 |
0 |
T405 |
38516 |
0 |
0 |
0 |
T406 |
17110 |
0 |
0 |
0 |
T407 |
52830 |
0 |
0 |
0 |
T408 |
42473 |
0 |
0 |
0 |
T409 |
156982 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
2484100 |
2468450 |
0 |
0 |
T5 |
466375 |
445150 |
0 |
0 |
T6 |
633850 |
621800 |
0 |
0 |
T17 |
1346250 |
1338650 |
0 |
0 |
T18 |
1412750 |
1403175 |
0 |
0 |
T34 |
998950 |
980800 |
0 |
0 |
T44 |
1043375 |
1017350 |
0 |
0 |
T55 |
8115550 |
8102100 |
0 |
0 |
T64 |
1276025 |
1256950 |
0 |
0 |
T87 |
2831875 |
2810750 |
0 |
0 |