Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.18 94.12 89.29 99.75 100.00 72.73 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 956814576 4098 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 956814576 4098 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 956814576 4098 0 0
T4 251635 2 0 0
T5 289141 4 0 0
T6 194596 17 0 0
T17 534286 4 0 0
T18 159097 0 0 0
T19 1707056 10 0 0
T20 605038 3 0 0
T42 205094 10 0 0
T53 1835758 15 0 0
T55 231636 0 0 0
T56 380471 4 0 0
T68 1281992 1 0 0
T111 360401 0 0 0
T172 0 8 0 0
T173 0 6 0 0
T301 0 5 0 0
T302 0 8 0 0
T303 0 8 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 956814576 4098 0 0
T4 251635 2 0 0
T5 289141 4 0 0
T6 194596 17 0 0
T17 534286 4 0 0
T18 159097 0 0 0
T19 1707056 10 0 0
T20 605038 3 0 0
T42 205094 10 0 0
T53 1835758 15 0 0
T55 231636 0 0 0
T56 380471 4 0 0
T68 1281992 1 0 0
T111 360401 0 0 0
T172 0 8 0 0
T173 0 6 0 0
T301 0 5 0 0
T302 0 8 0 0
T303 0 8 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 478407288 44 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 478407288 44 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 478407288 44 0 0
T17 267143 0 0 0
T18 159097 0 0 0
T19 853528 0 0 0
T20 302519 0 0 0
T42 102547 9 0 0
T53 917879 0 0 0
T55 115818 0 0 0
T56 380471 0 0 0
T68 640996 0 0 0
T111 360401 0 0 0
T172 0 8 0 0
T173 0 6 0 0
T301 0 5 0 0
T302 0 8 0 0
T303 0 8 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 478407288 44 0 0
T17 267143 0 0 0
T18 159097 0 0 0
T19 853528 0 0 0
T20 302519 0 0 0
T42 102547 9 0 0
T53 917879 0 0 0
T55 115818 0 0 0
T56 380471 0 0 0
T68 640996 0 0 0
T111 360401 0 0 0
T172 0 8 0 0
T173 0 6 0 0
T301 0 5 0 0
T302 0 8 0 0
T303 0 8 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 478407288 4054 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 478407288 4054 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 478407288 4054 0 0
T4 251635 2 0 0
T5 289141 4 0 0
T6 194596 17 0 0
T17 267143 4 0 0
T19 853528 10 0 0
T20 302519 3 0 0
T42 102547 1 0 0
T53 917879 15 0 0
T55 115818 0 0 0
T56 0 4 0 0
T68 640996 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 478407288 4054 0 0
T4 251635 2 0 0
T5 289141 4 0 0
T6 194596 17 0 0
T17 267143 4 0 0
T19 853528 10 0 0
T20 302519 3 0 0
T42 102547 1 0 0
T53 917879 15 0 0
T55 115818 0 0 0
T56 0 4 0 0
T68 640996 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%