Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T7,T8,T410 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T2,T3 |
1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2637946 |
0 |
0 |
T1 |
253256 |
674 |
0 |
0 |
T2 |
0 |
655 |
0 |
0 |
T3 |
0 |
1477 |
0 |
0 |
T7 |
30181 |
0 |
0 |
0 |
T8 |
3553424 |
2526 |
0 |
0 |
T10 |
0 |
1367 |
0 |
0 |
T11 |
0 |
721 |
0 |
0 |
T12 |
0 |
2327 |
0 |
0 |
T13 |
0 |
292 |
0 |
0 |
T14 |
0 |
363 |
0 |
0 |
T25 |
1004880 |
0 |
0 |
0 |
T66 |
52610 |
0 |
0 |
0 |
T96 |
0 |
905 |
0 |
0 |
T97 |
0 |
736 |
0 |
0 |
T98 |
0 |
754 |
0 |
0 |
T99 |
150036 |
0 |
0 |
0 |
T100 |
230874 |
0 |
0 |
0 |
T101 |
245624 |
0 |
0 |
0 |
T102 |
74554 |
0 |
0 |
0 |
T103 |
102192 |
0 |
0 |
0 |
T104 |
231316 |
0 |
0 |
0 |
T105 |
41870 |
0 |
0 |
0 |
T106 |
602920 |
0 |
0 |
0 |
T139 |
0 |
2069 |
0 |
0 |
T140 |
0 |
13982 |
0 |
0 |
T141 |
0 |
16395 |
0 |
0 |
T172 |
223888 |
0 |
0 |
0 |
T342 |
469904 |
0 |
0 |
0 |
T351 |
441544 |
0 |
0 |
0 |
T374 |
0 |
81032 |
0 |
0 |
T375 |
0 |
1559 |
0 |
0 |
T376 |
0 |
2020 |
0 |
0 |
T377 |
0 |
2106 |
0 |
0 |
T379 |
0 |
873 |
0 |
0 |
T380 |
0 |
1090 |
0 |
0 |
T411 |
312088 |
0 |
0 |
0 |
T412 |
196752 |
0 |
0 |
0 |
T413 |
512224 |
0 |
0 |
0 |
T414 |
556424 |
0 |
0 |
0 |
T415 |
598936 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42477175 |
37150300 |
0 |
0 |
T4 |
20025 |
15675 |
0 |
0 |
T5 |
27600 |
23275 |
0 |
0 |
T6 |
132700 |
119100 |
0 |
0 |
T17 |
22150 |
17825 |
0 |
0 |
T19 |
91225 |
71500 |
0 |
0 |
T20 |
34475 |
28450 |
0 |
0 |
T42 |
10325 |
6025 |
0 |
0 |
T53 |
52425 |
48125 |
0 |
0 |
T55 |
66375 |
60525 |
0 |
0 |
T68 |
37300 |
32975 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
6456 |
0 |
0 |
T1 |
253256 |
2 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T7 |
30181 |
0 |
0 |
0 |
T8 |
3553424 |
3 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T25 |
1004880 |
0 |
0 |
0 |
T66 |
52610 |
0 |
0 |
0 |
T91 |
0 |
4 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T98 |
0 |
2 |
0 |
0 |
T99 |
150036 |
0 |
0 |
0 |
T100 |
230874 |
0 |
0 |
0 |
T101 |
245624 |
0 |
0 |
0 |
T102 |
74554 |
0 |
0 |
0 |
T103 |
102192 |
0 |
0 |
0 |
T104 |
231316 |
0 |
0 |
0 |
T105 |
41870 |
0 |
0 |
0 |
T106 |
602920 |
0 |
0 |
0 |
T139 |
0 |
2 |
0 |
0 |
T140 |
0 |
17 |
0 |
0 |
T141 |
0 |
25 |
0 |
0 |
T172 |
223888 |
0 |
0 |
0 |
T342 |
469904 |
0 |
0 |
0 |
T351 |
441544 |
0 |
0 |
0 |
T374 |
0 |
64 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T380 |
0 |
1 |
0 |
0 |
T411 |
312088 |
0 |
0 |
0 |
T412 |
196752 |
0 |
0 |
0 |
T413 |
512224 |
0 |
0 |
0 |
T414 |
556424 |
0 |
0 |
0 |
T415 |
598936 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1542575 |
1528325 |
0 |
0 |
T5 |
1761275 |
1753350 |
0 |
0 |
T6 |
11805725 |
11740425 |
0 |
0 |
T17 |
1634375 |
1621350 |
0 |
0 |
T19 |
5339750 |
5222375 |
0 |
0 |
T20 |
1922300 |
1893200 |
0 |
0 |
T42 |
640200 |
624500 |
0 |
0 |
T53 |
5527900 |
5516875 |
0 |
0 |
T55 |
6973575 |
6957850 |
0 |
0 |
T68 |
3868900 |
3855400 |
0 |
0 |