Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Covered | T9,T10,T11 |
1 | 1 | Covered | T9,T10,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Covered | T9,T10,T11 |
1 | 1 | Covered | T9,T10,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
169 |
0 |
0 |
T9 |
510 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T136 |
0 |
4 |
0 |
0 |
T251 |
852 |
0 |
0 |
0 |
T361 |
0 |
7 |
0 |
0 |
T362 |
0 |
14 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T392 |
1161 |
0 |
0 |
0 |
T393 |
728 |
0 |
0 |
0 |
T394 |
866 |
0 |
0 |
0 |
T395 |
2133 |
0 |
0 |
0 |
T396 |
1881 |
0 |
0 |
0 |
T397 |
1858 |
0 |
0 |
0 |
T398 |
930 |
0 |
0 |
0 |
T399 |
557 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
169 |
0 |
0 |
T9 |
34060 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T136 |
0 |
4 |
0 |
0 |
T251 |
53876 |
0 |
0 |
0 |
T361 |
0 |
7 |
0 |
0 |
T362 |
0 |
14 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T392 |
40648 |
0 |
0 |
0 |
T393 |
59344 |
0 |
0 |
0 |
T394 |
62904 |
0 |
0 |
0 |
T395 |
228280 |
0 |
0 |
0 |
T396 |
199578 |
0 |
0 |
0 |
T397 |
88924 |
0 |
0 |
0 |
T398 |
83800 |
0 |
0 |
0 |
T399 |
34868 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Covered | T9,T10,T11 |
1 | 1 | Covered | T9,T10,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Covered | T9,T10,T11 |
1 | 1 | Covered | T9,T10,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
169 |
0 |
0 |
T9 |
34060 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T136 |
0 |
4 |
0 |
0 |
T251 |
53876 |
0 |
0 |
0 |
T361 |
0 |
7 |
0 |
0 |
T362 |
0 |
14 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T392 |
40648 |
0 |
0 |
0 |
T393 |
59344 |
0 |
0 |
0 |
T394 |
62904 |
0 |
0 |
0 |
T395 |
228280 |
0 |
0 |
0 |
T396 |
199578 |
0 |
0 |
0 |
T397 |
88924 |
0 |
0 |
0 |
T398 |
83800 |
0 |
0 |
0 |
T399 |
34868 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
169 |
0 |
0 |
T9 |
510 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T136 |
0 |
4 |
0 |
0 |
T251 |
852 |
0 |
0 |
0 |
T361 |
0 |
7 |
0 |
0 |
T362 |
0 |
14 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T392 |
1161 |
0 |
0 |
0 |
T393 |
728 |
0 |
0 |
0 |
T394 |
866 |
0 |
0 |
0 |
T395 |
2133 |
0 |
0 |
0 |
T396 |
1881 |
0 |
0 |
0 |
T397 |
1858 |
0 |
0 |
0 |
T398 |
930 |
0 |
0 |
0 |
T399 |
557 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
180 |
0 |
0 |
T136 |
5650 |
9 |
0 |
0 |
T361 |
3340 |
8 |
0 |
0 |
T362 |
5609 |
18 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
2 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
8 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
180 |
0 |
0 |
T136 |
628405 |
9 |
0 |
0 |
T361 |
366759 |
8 |
0 |
0 |
T362 |
638177 |
18 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
2 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
8 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
180 |
0 |
0 |
T136 |
628405 |
9 |
0 |
0 |
T361 |
366759 |
8 |
0 |
0 |
T362 |
638177 |
18 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
2 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
8 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
180 |
0 |
0 |
T136 |
5650 |
9 |
0 |
0 |
T361 |
3340 |
8 |
0 |
0 |
T362 |
5609 |
18 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
2 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
8 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T136,T130 |
1 | 0 | Covered | T13,T136,T130 |
1 | 1 | Covered | T13,T136,T363 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T136,T130 |
1 | 0 | Covered | T13,T136,T363 |
1 | 1 | Covered | T13,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
176 |
0 |
0 |
T13 |
1082 |
2 |
0 |
0 |
T136 |
0 |
9 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
5 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
12 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T401 |
791 |
0 |
0 |
0 |
T402 |
1767 |
0 |
0 |
0 |
T403 |
551 |
0 |
0 |
0 |
T404 |
5407 |
0 |
0 |
0 |
T405 |
955 |
0 |
0 |
0 |
T406 |
282 |
0 |
0 |
0 |
T407 |
847 |
0 |
0 |
0 |
T408 |
2464 |
0 |
0 |
0 |
T409 |
891 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
177 |
0 |
0 |
T13 |
34204 |
3 |
0 |
0 |
T136 |
0 |
9 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
5 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
12 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T401 |
43718 |
0 |
0 |
0 |
T402 |
111403 |
0 |
0 |
0 |
T403 |
38772 |
0 |
0 |
0 |
T404 |
268311 |
0 |
0 |
0 |
T405 |
63009 |
0 |
0 |
0 |
T406 |
11453 |
0 |
0 |
0 |
T407 |
54109 |
0 |
0 |
0 |
T408 |
265460 |
0 |
0 |
0 |
T409 |
54506 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T136,T130 |
1 | 0 | Covered | T13,T136,T130 |
1 | 1 | Covered | T13,T136,T363 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T136,T130 |
1 | 0 | Covered | T13,T136,T363 |
1 | 1 | Covered | T13,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
176 |
0 |
0 |
T13 |
34204 |
2 |
0 |
0 |
T136 |
0 |
9 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
5 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
12 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T401 |
43718 |
0 |
0 |
0 |
T402 |
111403 |
0 |
0 |
0 |
T403 |
38772 |
0 |
0 |
0 |
T404 |
268311 |
0 |
0 |
0 |
T405 |
63009 |
0 |
0 |
0 |
T406 |
11453 |
0 |
0 |
0 |
T407 |
54109 |
0 |
0 |
0 |
T408 |
265460 |
0 |
0 |
0 |
T409 |
54506 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
176 |
0 |
0 |
T13 |
1082 |
2 |
0 |
0 |
T136 |
0 |
9 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T362 |
0 |
5 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
12 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T401 |
791 |
0 |
0 |
0 |
T402 |
1767 |
0 |
0 |
0 |
T403 |
551 |
0 |
0 |
0 |
T404 |
5407 |
0 |
0 |
0 |
T405 |
955 |
0 |
0 |
0 |
T406 |
282 |
0 |
0 |
0 |
T407 |
847 |
0 |
0 |
0 |
T408 |
2464 |
0 |
0 |
0 |
T409 |
891 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
172 |
0 |
0 |
T136 |
5650 |
12 |
0 |
0 |
T361 |
3340 |
4 |
0 |
0 |
T362 |
5609 |
11 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
2 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
10 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
172 |
0 |
0 |
T136 |
628405 |
12 |
0 |
0 |
T361 |
366759 |
4 |
0 |
0 |
T362 |
638177 |
11 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
2 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
10 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
172 |
0 |
0 |
T136 |
628405 |
12 |
0 |
0 |
T361 |
366759 |
4 |
0 |
0 |
T362 |
638177 |
11 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
2 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
10 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
172 |
0 |
0 |
T136 |
5650 |
12 |
0 |
0 |
T361 |
3340 |
4 |
0 |
0 |
T362 |
5609 |
11 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
2 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
10 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
175 |
0 |
0 |
T136 |
5650 |
13 |
0 |
0 |
T361 |
3340 |
2 |
0 |
0 |
T362 |
5609 |
9 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
7 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
7 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
175 |
0 |
0 |
T136 |
628405 |
13 |
0 |
0 |
T361 |
366759 |
2 |
0 |
0 |
T362 |
638177 |
9 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
7 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
7 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
175 |
0 |
0 |
T136 |
628405 |
13 |
0 |
0 |
T361 |
366759 |
2 |
0 |
0 |
T362 |
638177 |
9 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
7 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
7 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
175 |
0 |
0 |
T136 |
5650 |
13 |
0 |
0 |
T361 |
3340 |
2 |
0 |
0 |
T362 |
5609 |
9 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
7 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
7 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
212 |
0 |
0 |
T1 |
4209 |
4 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T68 |
11794 |
0 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
384 |
0 |
0 |
0 |
T98 |
1602 |
0 |
0 |
0 |
T99 |
717 |
0 |
0 |
0 |
T100 |
859 |
0 |
0 |
0 |
T101 |
2529 |
0 |
0 |
0 |
T102 |
1350 |
0 |
0 |
0 |
T103 |
1746 |
0 |
0 |
0 |
T104 |
737 |
0 |
0 |
0 |
T136 |
0 |
11 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
212 |
0 |
0 |
T1 |
159667 |
4 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T68 |
131680 |
0 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
24376 |
0 |
0 |
0 |
T98 |
161178 |
0 |
0 |
0 |
T99 |
54361 |
0 |
0 |
0 |
T100 |
55712 |
0 |
0 |
0 |
T101 |
268439 |
0 |
0 |
0 |
T102 |
62472 |
0 |
0 |
0 |
T103 |
174279 |
0 |
0 |
0 |
T104 |
62613 |
0 |
0 |
0 |
T136 |
0 |
11 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
212 |
0 |
0 |
T1 |
159667 |
4 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T68 |
131680 |
0 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
24376 |
0 |
0 |
0 |
T98 |
161178 |
0 |
0 |
0 |
T99 |
54361 |
0 |
0 |
0 |
T100 |
55712 |
0 |
0 |
0 |
T101 |
268439 |
0 |
0 |
0 |
T102 |
62472 |
0 |
0 |
0 |
T103 |
174279 |
0 |
0 |
0 |
T104 |
62613 |
0 |
0 |
0 |
T136 |
0 |
11 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
212 |
0 |
0 |
T1 |
4209 |
4 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T68 |
11794 |
0 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
384 |
0 |
0 |
0 |
T98 |
1602 |
0 |
0 |
0 |
T99 |
717 |
0 |
0 |
0 |
T100 |
859 |
0 |
0 |
0 |
T101 |
2529 |
0 |
0 |
0 |
T102 |
1350 |
0 |
0 |
0 |
T103 |
1746 |
0 |
0 |
0 |
T104 |
737 |
0 |
0 |
0 |
T136 |
0 |
11 |
0 |
0 |
T411 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T12,T136,T130 |
1 | 0 | Covered | T12,T136,T130 |
1 | 1 | Covered | T12,T136,T363 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T12,T136,T130 |
1 | 0 | Covered | T12,T136,T363 |
1 | 1 | Covered | T12,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
169 |
0 |
0 |
T12 |
1093 |
2 |
0 |
0 |
T136 |
0 |
17 |
0 |
0 |
T240 |
716 |
0 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T362 |
0 |
5 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
14 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T412 |
681 |
0 |
0 |
0 |
T413 |
596 |
0 |
0 |
0 |
T414 |
792 |
0 |
0 |
0 |
T415 |
363 |
0 |
0 |
0 |
T416 |
811 |
0 |
0 |
0 |
T417 |
1859 |
0 |
0 |
0 |
T418 |
1166 |
0 |
0 |
0 |
T419 |
446 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
170 |
0 |
0 |
T12 |
40408 |
3 |
0 |
0 |
T136 |
0 |
17 |
0 |
0 |
T240 |
57024 |
0 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T362 |
0 |
5 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
14 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T412 |
57014 |
0 |
0 |
0 |
T413 |
45739 |
0 |
0 |
0 |
T414 |
70092 |
0 |
0 |
0 |
T415 |
18375 |
0 |
0 |
0 |
T416 |
68762 |
0 |
0 |
0 |
T417 |
213108 |
0 |
0 |
0 |
T418 |
38062 |
0 |
0 |
0 |
T419 |
25845 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T12,T136,T130 |
1 | 0 | Covered | T12,T136,T130 |
1 | 1 | Covered | T12,T136,T363 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T12,T136,T130 |
1 | 0 | Covered | T12,T136,T363 |
1 | 1 | Covered | T12,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
169 |
0 |
0 |
T12 |
40408 |
2 |
0 |
0 |
T136 |
0 |
17 |
0 |
0 |
T240 |
57024 |
0 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T362 |
0 |
5 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
14 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T412 |
57014 |
0 |
0 |
0 |
T413 |
45739 |
0 |
0 |
0 |
T414 |
70092 |
0 |
0 |
0 |
T415 |
18375 |
0 |
0 |
0 |
T416 |
68762 |
0 |
0 |
0 |
T417 |
213108 |
0 |
0 |
0 |
T418 |
38062 |
0 |
0 |
0 |
T419 |
25845 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
169 |
0 |
0 |
T12 |
1093 |
2 |
0 |
0 |
T136 |
0 |
17 |
0 |
0 |
T240 |
716 |
0 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T362 |
0 |
5 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
14 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T412 |
681 |
0 |
0 |
0 |
T413 |
596 |
0 |
0 |
0 |
T414 |
792 |
0 |
0 |
0 |
T415 |
363 |
0 |
0 |
0 |
T416 |
811 |
0 |
0 |
0 |
T417 |
1859 |
0 |
0 |
0 |
T418 |
1166 |
0 |
0 |
0 |
T419 |
446 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T136,T130 |
1 | 0 | Covered | T8,T136,T130 |
1 | 1 | Covered | T8,T136,T363 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T136,T130 |
1 | 0 | Covered | T8,T136,T363 |
1 | 1 | Covered | T8,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
171 |
0 |
0 |
T8 |
455 |
2 |
0 |
0 |
T136 |
0 |
7 |
0 |
0 |
T242 |
980 |
0 |
0 |
0 |
T361 |
0 |
5 |
0 |
0 |
T362 |
0 |
12 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
7 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T421 |
7948 |
0 |
0 |
0 |
T422 |
479 |
0 |
0 |
0 |
T423 |
543 |
0 |
0 |
0 |
T424 |
739 |
0 |
0 |
0 |
T425 |
812 |
0 |
0 |
0 |
T426 |
668 |
0 |
0 |
0 |
T427 |
4395 |
0 |
0 |
0 |
T428 |
896 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
172 |
0 |
0 |
T8 |
23104 |
3 |
0 |
0 |
T136 |
0 |
7 |
0 |
0 |
T242 |
51637 |
0 |
0 |
0 |
T361 |
0 |
5 |
0 |
0 |
T362 |
0 |
12 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
7 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T421 |
444098 |
0 |
0 |
0 |
T422 |
23615 |
0 |
0 |
0 |
T423 |
37368 |
0 |
0 |
0 |
T424 |
68960 |
0 |
0 |
0 |
T425 |
67902 |
0 |
0 |
0 |
T426 |
43848 |
0 |
0 |
0 |
T427 |
508462 |
0 |
0 |
0 |
T428 |
45360 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T136,T130 |
1 | 0 | Covered | T8,T136,T130 |
1 | 1 | Covered | T8,T136,T363 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T136,T130 |
1 | 0 | Covered | T8,T136,T363 |
1 | 1 | Covered | T8,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
171 |
0 |
0 |
T8 |
23104 |
2 |
0 |
0 |
T136 |
0 |
7 |
0 |
0 |
T242 |
51637 |
0 |
0 |
0 |
T361 |
0 |
5 |
0 |
0 |
T362 |
0 |
12 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
7 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T421 |
444098 |
0 |
0 |
0 |
T422 |
23615 |
0 |
0 |
0 |
T423 |
37368 |
0 |
0 |
0 |
T424 |
68960 |
0 |
0 |
0 |
T425 |
67902 |
0 |
0 |
0 |
T426 |
43848 |
0 |
0 |
0 |
T427 |
508462 |
0 |
0 |
0 |
T428 |
45360 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
171 |
0 |
0 |
T8 |
455 |
2 |
0 |
0 |
T136 |
0 |
7 |
0 |
0 |
T242 |
980 |
0 |
0 |
0 |
T361 |
0 |
5 |
0 |
0 |
T362 |
0 |
12 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
7 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T421 |
7948 |
0 |
0 |
0 |
T422 |
479 |
0 |
0 |
0 |
T423 |
543 |
0 |
0 |
0 |
T424 |
739 |
0 |
0 |
0 |
T425 |
812 |
0 |
0 |
0 |
T426 |
668 |
0 |
0 |
0 |
T427 |
4395 |
0 |
0 |
0 |
T428 |
896 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Covered | T9,T10,T11 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T9,T10,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
199 |
0 |
0 |
T9 |
510 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
9 |
0 |
0 |
T251 |
852 |
0 |
0 |
0 |
T361 |
0 |
9 |
0 |
0 |
T362 |
0 |
6 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T392 |
1161 |
0 |
0 |
0 |
T393 |
728 |
0 |
0 |
0 |
T394 |
866 |
0 |
0 |
0 |
T395 |
2133 |
0 |
0 |
0 |
T396 |
1881 |
0 |
0 |
0 |
T397 |
1858 |
0 |
0 |
0 |
T398 |
930 |
0 |
0 |
0 |
T399 |
557 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
199 |
0 |
0 |
T9 |
34060 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
9 |
0 |
0 |
T251 |
53876 |
0 |
0 |
0 |
T361 |
0 |
9 |
0 |
0 |
T362 |
0 |
6 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T392 |
40648 |
0 |
0 |
0 |
T393 |
59344 |
0 |
0 |
0 |
T394 |
62904 |
0 |
0 |
0 |
T395 |
228280 |
0 |
0 |
0 |
T396 |
199578 |
0 |
0 |
0 |
T397 |
88924 |
0 |
0 |
0 |
T398 |
83800 |
0 |
0 |
0 |
T399 |
34868 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Covered | T9,T10,T11 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T9,T10,T11 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T9,T10,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
199 |
0 |
0 |
T9 |
34060 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
9 |
0 |
0 |
T251 |
53876 |
0 |
0 |
0 |
T361 |
0 |
9 |
0 |
0 |
T362 |
0 |
6 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T392 |
40648 |
0 |
0 |
0 |
T393 |
59344 |
0 |
0 |
0 |
T394 |
62904 |
0 |
0 |
0 |
T395 |
228280 |
0 |
0 |
0 |
T396 |
199578 |
0 |
0 |
0 |
T397 |
88924 |
0 |
0 |
0 |
T398 |
83800 |
0 |
0 |
0 |
T399 |
34868 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
199 |
0 |
0 |
T9 |
510 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T136 |
0 |
9 |
0 |
0 |
T251 |
852 |
0 |
0 |
0 |
T361 |
0 |
9 |
0 |
0 |
T362 |
0 |
6 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T392 |
1161 |
0 |
0 |
0 |
T393 |
728 |
0 |
0 |
0 |
T394 |
866 |
0 |
0 |
0 |
T395 |
2133 |
0 |
0 |
0 |
T396 |
1881 |
0 |
0 |
0 |
T397 |
1858 |
0 |
0 |
0 |
T398 |
930 |
0 |
0 |
0 |
T399 |
557 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T363,T361,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T363,T361,T362 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
153 |
0 |
0 |
T136 |
5650 |
1 |
0 |
0 |
T361 |
3340 |
6 |
0 |
0 |
T362 |
5609 |
6 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
3 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
13 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
153 |
0 |
0 |
T136 |
628405 |
1 |
0 |
0 |
T361 |
366759 |
6 |
0 |
0 |
T362 |
638177 |
6 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
3 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
13 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T363,T361,T362 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T363,T361,T362 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
153 |
0 |
0 |
T136 |
628405 |
1 |
0 |
0 |
T361 |
366759 |
6 |
0 |
0 |
T362 |
638177 |
6 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
3 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
13 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
153 |
0 |
0 |
T136 |
5650 |
1 |
0 |
0 |
T361 |
3340 |
6 |
0 |
0 |
T362 |
5609 |
6 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
3 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
13 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T136,T130 |
1 | 0 | Covered | T13,T136,T130 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T136,T130 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T13,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
193 |
0 |
0 |
T13 |
1082 |
1 |
0 |
0 |
T136 |
0 |
13 |
0 |
0 |
T361 |
0 |
11 |
0 |
0 |
T362 |
0 |
21 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
4 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T401 |
791 |
0 |
0 |
0 |
T402 |
1767 |
0 |
0 |
0 |
T403 |
551 |
0 |
0 |
0 |
T404 |
5407 |
0 |
0 |
0 |
T405 |
955 |
0 |
0 |
0 |
T406 |
282 |
0 |
0 |
0 |
T407 |
847 |
0 |
0 |
0 |
T408 |
2464 |
0 |
0 |
0 |
T409 |
891 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
193 |
0 |
0 |
T13 |
34204 |
1 |
0 |
0 |
T136 |
0 |
13 |
0 |
0 |
T361 |
0 |
11 |
0 |
0 |
T362 |
0 |
21 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
4 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T401 |
43718 |
0 |
0 |
0 |
T402 |
111403 |
0 |
0 |
0 |
T403 |
38772 |
0 |
0 |
0 |
T404 |
268311 |
0 |
0 |
0 |
T405 |
63009 |
0 |
0 |
0 |
T406 |
11453 |
0 |
0 |
0 |
T407 |
54109 |
0 |
0 |
0 |
T408 |
265460 |
0 |
0 |
0 |
T409 |
54506 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T136,T130 |
1 | 0 | Covered | T13,T136,T130 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T136,T130 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T13,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
193 |
0 |
0 |
T13 |
34204 |
1 |
0 |
0 |
T136 |
0 |
13 |
0 |
0 |
T361 |
0 |
11 |
0 |
0 |
T362 |
0 |
21 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
4 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T401 |
43718 |
0 |
0 |
0 |
T402 |
111403 |
0 |
0 |
0 |
T403 |
38772 |
0 |
0 |
0 |
T404 |
268311 |
0 |
0 |
0 |
T405 |
63009 |
0 |
0 |
0 |
T406 |
11453 |
0 |
0 |
0 |
T407 |
54109 |
0 |
0 |
0 |
T408 |
265460 |
0 |
0 |
0 |
T409 |
54506 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
193 |
0 |
0 |
T13 |
1082 |
1 |
0 |
0 |
T136 |
0 |
13 |
0 |
0 |
T361 |
0 |
11 |
0 |
0 |
T362 |
0 |
21 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
4 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T401 |
791 |
0 |
0 |
0 |
T402 |
1767 |
0 |
0 |
0 |
T403 |
551 |
0 |
0 |
0 |
T404 |
5407 |
0 |
0 |
0 |
T405 |
955 |
0 |
0 |
0 |
T406 |
282 |
0 |
0 |
0 |
T407 |
847 |
0 |
0 |
0 |
T408 |
2464 |
0 |
0 |
0 |
T409 |
891 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
169 |
0 |
0 |
T136 |
5650 |
11 |
0 |
0 |
T361 |
3340 |
10 |
0 |
0 |
T362 |
5609 |
4 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
1 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
11 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
170 |
0 |
0 |
T136 |
628405 |
12 |
0 |
0 |
T361 |
366759 |
10 |
0 |
0 |
T362 |
638177 |
4 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
1 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
11 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
169 |
0 |
0 |
T136 |
628405 |
11 |
0 |
0 |
T361 |
366759 |
10 |
0 |
0 |
T362 |
638177 |
4 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
1 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
11 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
169 |
0 |
0 |
T136 |
5650 |
11 |
0 |
0 |
T361 |
3340 |
10 |
0 |
0 |
T362 |
5609 |
4 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
1 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
11 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
186 |
0 |
0 |
T136 |
5650 |
7 |
0 |
0 |
T361 |
3340 |
12 |
0 |
0 |
T362 |
5609 |
8 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
10 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
12 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
186 |
0 |
0 |
T136 |
628405 |
7 |
0 |
0 |
T361 |
366759 |
12 |
0 |
0 |
T362 |
638177 |
8 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
10 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
12 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
186 |
0 |
0 |
T136 |
628405 |
7 |
0 |
0 |
T361 |
366759 |
12 |
0 |
0 |
T362 |
638177 |
8 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
10 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
12 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
186 |
0 |
0 |
T136 |
5650 |
7 |
0 |
0 |
T361 |
3340 |
12 |
0 |
0 |
T362 |
5609 |
8 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
10 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
12 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
173 |
0 |
0 |
T1 |
4209 |
2 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T68 |
11794 |
0 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
1 |
0 |
0 |
T96 |
0 |
1 |
0 |
0 |
T97 |
384 |
0 |
0 |
0 |
T98 |
1602 |
0 |
0 |
0 |
T99 |
717 |
0 |
0 |
0 |
T100 |
859 |
0 |
0 |
0 |
T101 |
2529 |
0 |
0 |
0 |
T102 |
1350 |
0 |
0 |
0 |
T103 |
1746 |
0 |
0 |
0 |
T104 |
737 |
0 |
0 |
0 |
T136 |
0 |
7 |
0 |
0 |
T411 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
173 |
0 |
0 |
T1 |
159667 |
2 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T68 |
131680 |
0 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
1 |
0 |
0 |
T96 |
0 |
1 |
0 |
0 |
T97 |
24376 |
0 |
0 |
0 |
T98 |
161178 |
0 |
0 |
0 |
T99 |
54361 |
0 |
0 |
0 |
T100 |
55712 |
0 |
0 |
0 |
T101 |
268439 |
0 |
0 |
0 |
T102 |
62472 |
0 |
0 |
0 |
T103 |
174279 |
0 |
0 |
0 |
T104 |
62613 |
0 |
0 |
0 |
T136 |
0 |
7 |
0 |
0 |
T411 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
173 |
0 |
0 |
T1 |
159667 |
2 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T68 |
131680 |
0 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
1 |
0 |
0 |
T96 |
0 |
1 |
0 |
0 |
T97 |
24376 |
0 |
0 |
0 |
T98 |
161178 |
0 |
0 |
0 |
T99 |
54361 |
0 |
0 |
0 |
T100 |
55712 |
0 |
0 |
0 |
T101 |
268439 |
0 |
0 |
0 |
T102 |
62472 |
0 |
0 |
0 |
T103 |
174279 |
0 |
0 |
0 |
T104 |
62613 |
0 |
0 |
0 |
T136 |
0 |
7 |
0 |
0 |
T411 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
173 |
0 |
0 |
T1 |
4209 |
2 |
0 |
0 |
T2 |
0 |
1 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T68 |
11794 |
0 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
1 |
0 |
0 |
T96 |
0 |
1 |
0 |
0 |
T97 |
384 |
0 |
0 |
0 |
T98 |
1602 |
0 |
0 |
0 |
T99 |
717 |
0 |
0 |
0 |
T100 |
859 |
0 |
0 |
0 |
T101 |
2529 |
0 |
0 |
0 |
T102 |
1350 |
0 |
0 |
0 |
T103 |
1746 |
0 |
0 |
0 |
T104 |
737 |
0 |
0 |
0 |
T136 |
0 |
7 |
0 |
0 |
T411 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T12,T136,T130 |
1 | 0 | Covered | T12,T136,T130 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T12,T136,T130 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T12,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
159 |
0 |
0 |
T12 |
1093 |
1 |
0 |
0 |
T136 |
0 |
5 |
0 |
0 |
T240 |
716 |
0 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T362 |
0 |
13 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
7 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T412 |
681 |
0 |
0 |
0 |
T413 |
596 |
0 |
0 |
0 |
T414 |
792 |
0 |
0 |
0 |
T415 |
363 |
0 |
0 |
0 |
T416 |
811 |
0 |
0 |
0 |
T417 |
1859 |
0 |
0 |
0 |
T418 |
1166 |
0 |
0 |
0 |
T419 |
446 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
159 |
0 |
0 |
T12 |
40408 |
1 |
0 |
0 |
T136 |
0 |
5 |
0 |
0 |
T240 |
57024 |
0 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T362 |
0 |
13 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
7 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T412 |
57014 |
0 |
0 |
0 |
T413 |
45739 |
0 |
0 |
0 |
T414 |
70092 |
0 |
0 |
0 |
T415 |
18375 |
0 |
0 |
0 |
T416 |
68762 |
0 |
0 |
0 |
T417 |
213108 |
0 |
0 |
0 |
T418 |
38062 |
0 |
0 |
0 |
T419 |
25845 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T12,T136,T130 |
1 | 0 | Covered | T12,T136,T130 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T12,T136,T130 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T12,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
159 |
0 |
0 |
T12 |
40408 |
1 |
0 |
0 |
T136 |
0 |
5 |
0 |
0 |
T240 |
57024 |
0 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T362 |
0 |
13 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
7 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T412 |
57014 |
0 |
0 |
0 |
T413 |
45739 |
0 |
0 |
0 |
T414 |
70092 |
0 |
0 |
0 |
T415 |
18375 |
0 |
0 |
0 |
T416 |
68762 |
0 |
0 |
0 |
T417 |
213108 |
0 |
0 |
0 |
T418 |
38062 |
0 |
0 |
0 |
T419 |
25845 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
159 |
0 |
0 |
T12 |
1093 |
1 |
0 |
0 |
T136 |
0 |
5 |
0 |
0 |
T240 |
716 |
0 |
0 |
0 |
T361 |
0 |
2 |
0 |
0 |
T362 |
0 |
13 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
7 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T412 |
681 |
0 |
0 |
0 |
T413 |
596 |
0 |
0 |
0 |
T414 |
792 |
0 |
0 |
0 |
T415 |
363 |
0 |
0 |
0 |
T416 |
811 |
0 |
0 |
0 |
T417 |
1859 |
0 |
0 |
0 |
T418 |
1166 |
0 |
0 |
0 |
T419 |
446 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T136,T130 |
1 | 0 | Covered | T8,T136,T130 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T136,T130 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T8,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
196 |
0 |
0 |
T8 |
455 |
1 |
0 |
0 |
T136 |
0 |
21 |
0 |
0 |
T242 |
980 |
0 |
0 |
0 |
T361 |
0 |
3 |
0 |
0 |
T362 |
0 |
10 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
16 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T421 |
7948 |
0 |
0 |
0 |
T422 |
479 |
0 |
0 |
0 |
T423 |
543 |
0 |
0 |
0 |
T424 |
739 |
0 |
0 |
0 |
T425 |
812 |
0 |
0 |
0 |
T426 |
668 |
0 |
0 |
0 |
T427 |
4395 |
0 |
0 |
0 |
T428 |
896 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
196 |
0 |
0 |
T8 |
23104 |
1 |
0 |
0 |
T136 |
0 |
21 |
0 |
0 |
T242 |
51637 |
0 |
0 |
0 |
T361 |
0 |
3 |
0 |
0 |
T362 |
0 |
10 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
16 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T421 |
444098 |
0 |
0 |
0 |
T422 |
23615 |
0 |
0 |
0 |
T423 |
37368 |
0 |
0 |
0 |
T424 |
68960 |
0 |
0 |
0 |
T425 |
67902 |
0 |
0 |
0 |
T426 |
43848 |
0 |
0 |
0 |
T427 |
508462 |
0 |
0 |
0 |
T428 |
45360 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T136,T130 |
1 | 0 | Covered | T8,T136,T130 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T136,T130 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T8,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
196 |
0 |
0 |
T8 |
23104 |
1 |
0 |
0 |
T136 |
0 |
21 |
0 |
0 |
T242 |
51637 |
0 |
0 |
0 |
T361 |
0 |
3 |
0 |
0 |
T362 |
0 |
10 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
16 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T421 |
444098 |
0 |
0 |
0 |
T422 |
23615 |
0 |
0 |
0 |
T423 |
37368 |
0 |
0 |
0 |
T424 |
68960 |
0 |
0 |
0 |
T425 |
67902 |
0 |
0 |
0 |
T426 |
43848 |
0 |
0 |
0 |
T427 |
508462 |
0 |
0 |
0 |
T428 |
45360 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
196 |
0 |
0 |
T8 |
455 |
1 |
0 |
0 |
T136 |
0 |
21 |
0 |
0 |
T242 |
980 |
0 |
0 |
0 |
T361 |
0 |
3 |
0 |
0 |
T362 |
0 |
10 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
16 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T421 |
7948 |
0 |
0 |
0 |
T422 |
479 |
0 |
0 |
0 |
T423 |
543 |
0 |
0 |
0 |
T424 |
739 |
0 |
0 |
0 |
T425 |
812 |
0 |
0 |
0 |
T426 |
668 |
0 |
0 |
0 |
T427 |
4395 |
0 |
0 |
0 |
T428 |
896 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
181 |
0 |
0 |
T136 |
5650 |
10 |
0 |
0 |
T361 |
3340 |
8 |
0 |
0 |
T362 |
5609 |
8 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
7 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
12 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
181 |
0 |
0 |
T136 |
628405 |
10 |
0 |
0 |
T361 |
366759 |
8 |
0 |
0 |
T362 |
638177 |
8 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
7 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
12 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
181 |
0 |
0 |
T136 |
628405 |
10 |
0 |
0 |
T361 |
366759 |
8 |
0 |
0 |
T362 |
638177 |
8 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
7 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
12 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
181 |
0 |
0 |
T136 |
5650 |
10 |
0 |
0 |
T361 |
3340 |
8 |
0 |
0 |
T362 |
5609 |
8 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
7 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
12 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T387,T388 |
1 | 0 | Covered | T7,T387,T388 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T387,T388 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T7,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
160 |
0 |
0 |
T7 |
680 |
1 |
0 |
0 |
T136 |
0 |
8 |
0 |
0 |
T218 |
972 |
0 |
0 |
0 |
T243 |
2217 |
0 |
0 |
0 |
T319 |
429 |
0 |
0 |
0 |
T326 |
818 |
0 |
0 |
0 |
T361 |
0 |
11 |
0 |
0 |
T362 |
0 |
13 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
13 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T432 |
403 |
0 |
0 |
0 |
T433 |
1167 |
0 |
0 |
0 |
T434 |
866 |
0 |
0 |
0 |
T435 |
440 |
0 |
0 |
0 |
T436 |
725 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
162 |
0 |
0 |
T7 |
41802 |
1 |
0 |
0 |
T136 |
0 |
8 |
0 |
0 |
T218 |
69462 |
0 |
0 |
0 |
T243 |
112829 |
0 |
0 |
0 |
T319 |
21048 |
0 |
0 |
0 |
T326 |
56053 |
0 |
0 |
0 |
T361 |
0 |
11 |
0 |
0 |
T362 |
0 |
13 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T387 |
0 |
1 |
0 |
0 |
T388 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T432 |
18826 |
0 |
0 |
0 |
T433 |
74607 |
0 |
0 |
0 |
T434 |
59223 |
0 |
0 |
0 |
T435 |
23371 |
0 |
0 |
0 |
T436 |
64010 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T136,T130 |
1 | 0 | Covered | T7,T136,T130 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T136,T130 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T7,T136,T130 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
160 |
0 |
0 |
T7 |
41802 |
1 |
0 |
0 |
T136 |
0 |
8 |
0 |
0 |
T218 |
69462 |
0 |
0 |
0 |
T243 |
112829 |
0 |
0 |
0 |
T319 |
21048 |
0 |
0 |
0 |
T326 |
56053 |
0 |
0 |
0 |
T361 |
0 |
11 |
0 |
0 |
T362 |
0 |
13 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
13 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T432 |
18826 |
0 |
0 |
0 |
T433 |
74607 |
0 |
0 |
0 |
T434 |
59223 |
0 |
0 |
0 |
T435 |
23371 |
0 |
0 |
0 |
T436 |
64010 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
160 |
0 |
0 |
T7 |
680 |
1 |
0 |
0 |
T136 |
0 |
8 |
0 |
0 |
T218 |
972 |
0 |
0 |
0 |
T243 |
2217 |
0 |
0 |
0 |
T319 |
429 |
0 |
0 |
0 |
T326 |
818 |
0 |
0 |
0 |
T361 |
0 |
11 |
0 |
0 |
T362 |
0 |
13 |
0 |
0 |
T363 |
0 |
2 |
0 |
0 |
T364 |
0 |
1 |
0 |
0 |
T365 |
0 |
1 |
0 |
0 |
T389 |
0 |
1 |
0 |
0 |
T390 |
0 |
13 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T432 |
403 |
0 |
0 |
0 |
T433 |
1167 |
0 |
0 |
0 |
T434 |
866 |
0 |
0 |
0 |
T435 |
440 |
0 |
0 |
0 |
T436 |
725 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
164 |
0 |
0 |
T136 |
5650 |
7 |
0 |
0 |
T361 |
3340 |
10 |
0 |
0 |
T362 |
5609 |
12 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
6 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
10 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
164 |
0 |
0 |
T136 |
628405 |
7 |
0 |
0 |
T361 |
366759 |
10 |
0 |
0 |
T362 |
638177 |
12 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
6 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
10 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T130,T363 |
1 | 1 | Covered | T136,T363,T361 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T136,T130,T363 |
1 | 0 | Covered | T136,T363,T361 |
1 | 1 | Covered | T136,T130,T363 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137860703 |
164 |
0 |
0 |
T136 |
628405 |
7 |
0 |
0 |
T361 |
366759 |
10 |
0 |
0 |
T362 |
638177 |
12 |
0 |
0 |
T363 |
93051 |
2 |
0 |
0 |
T364 |
643932 |
1 |
0 |
0 |
T365 |
46592 |
1 |
0 |
0 |
T380 |
336469 |
6 |
0 |
0 |
T389 |
42211 |
1 |
0 |
0 |
T390 |
641020 |
10 |
0 |
0 |
T391 |
85018 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1722019 |
164 |
0 |
0 |
T136 |
5650 |
7 |
0 |
0 |
T361 |
3340 |
10 |
0 |
0 |
T362 |
5609 |
12 |
0 |
0 |
T363 |
1088 |
2 |
0 |
0 |
T364 |
5679 |
1 |
0 |
0 |
T365 |
679 |
1 |
0 |
0 |
T380 |
3076 |
6 |
0 |
0 |
T389 |
628 |
1 |
0 |
0 |
T390 |
5675 |
10 |
0 |
0 |
T391 |
1034 |
2 |
0 |
0 |