Toggle Coverage for Module :
sysrst_ctrl
| Total | Covered | Percent |
| Totals |
50 |
50 |
100.00 |
| Total Bits |
334 |
334 |
100.00 |
| Total Bits 0->1 |
167 |
167 |
100.00 |
| Total Bits 1->0 |
167 |
167 |
100.00 |
| | | |
| Ports |
50 |
50 |
100.00 |
| Port Bits |
334 |
334 |
100.00 |
| Port Bits 0->1 |
167 |
167 |
100.00 |
| Port Bits 1->0 |
167 |
167 |
100.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| clk_aon_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| rst_ni |
Yes |
Yes |
T5,T17,T39 |
Yes |
T4,T5,T6 |
INPUT |
| rst_aon_ni |
Yes |
Yes |
T5,T17,T39 |
Yes |
T4,T5,T6 |
INPUT |
| tl_i.d_ready |
Yes |
Yes |
T4,T6,T15 |
Yes |
T4,T6,T15 |
INPUT |
| tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T17,T157,T1 |
Yes |
T17,T157,T1 |
INPUT |
| tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T4,T6,T15 |
Yes |
T4,T6,T15 |
INPUT |
| tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T4,T6,T15 |
Yes |
T4,T6,T15 |
INPUT |
| tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_data[31:0] |
Yes |
Yes |
T17,T157,T1 |
Yes |
T17,T157,T1 |
INPUT |
| tl_i.a_mask[3:0] |
Yes |
Yes |
T4,T6,T15 |
Yes |
T4,T6,T15 |
INPUT |
| tl_i.a_address[7:0] |
Yes |
Yes |
*T73,*T74,*T75 |
Yes |
T73,T74,T75 |
INPUT |
| tl_i.a_address[15:8] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_address[17:16] |
Yes |
Yes |
T4,T6,T15 |
Yes |
T4,T6,T15 |
INPUT |
| tl_i.a_address[21:18] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_address[22] |
Yes |
Yes |
*T4,*T6,*T15 |
Yes |
T4,T6,T15 |
INPUT |
| tl_i.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_address[30] |
Yes |
Yes |
*T4,*T6,*T15 |
Yes |
T4,T6,T15 |
INPUT |
| tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_source[5:0] |
Yes |
Yes |
*T18,*T68,*T76 |
Yes |
T18,T68,T76 |
INPUT |
| tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_size[1:0] |
Yes |
Yes |
T73,T74,T75 |
Yes |
T73,T74,T75 |
INPUT |
| tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_opcode[2:0] |
Yes |
Yes |
T76,T72,T77 |
Yes |
T76,T72,T77 |
INPUT |
| tl_i.a_valid |
Yes |
Yes |
T17,T157,T1 |
Yes |
T17,T157,T1 |
INPUT |
| tl_o.a_ready |
Yes |
Yes |
T17,T157,T1 |
Yes |
T17,T157,T1 |
OUTPUT |
| tl_o.d_error |
Yes |
Yes |
T73,T74,T75 |
Yes |
T73,T74,T117 |
OUTPUT |
| tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T17,T157,T1 |
Yes |
T17,T157,T1 |
OUTPUT |
| tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T17,T157,T1 |
Yes |
T17,T157,T1 |
OUTPUT |
| tl_o.d_data[31:0] |
Yes |
Yes |
T17,T157,T195 |
Yes |
T17,T157,T1 |
OUTPUT |
| tl_o.d_sink |
Yes |
Yes |
T73,T74,T75 |
Yes |
T73,T74,T75 |
OUTPUT |
| tl_o.d_source[5:0] |
Yes |
Yes |
*T72,*T77,*T73 |
Yes |
T72,T77,T73 |
OUTPUT |
| tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| tl_o.d_size[1:0] |
Yes |
Yes |
T73,T74,T75 |
Yes |
T73,T74,T75 |
OUTPUT |
| tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| tl_o.d_opcode[0] |
Yes |
Yes |
*T17,*T157,*T1 |
Yes |
T17,T157,T1 |
OUTPUT |
| tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| tl_o.d_valid |
Yes |
Yes |
T17,T157,T1 |
Yes |
T17,T157,T1 |
OUTPUT |
| alert_rx_i[0].ack_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| alert_rx_i[0].ack_p |
Yes |
Yes |
T78,T278,T79 |
Yes |
T78,T278,T79 |
INPUT |
| alert_rx_i[0].ping_n |
Yes |
Yes |
T78,T79,T81 |
Yes |
T78,T79,T81 |
INPUT |
| alert_rx_i[0].ping_p |
Yes |
Yes |
T78,T79,T81 |
Yes |
T78,T79,T81 |
INPUT |
| alert_tx_o[0].alert_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
| alert_tx_o[0].alert_p |
Yes |
Yes |
T78,T278,T79 |
Yes |
T78,T278,T79 |
OUTPUT |
| wkup_req_o |
Yes |
Yes |
T17,T1,T195 |
Yes |
T17,T157,T1 |
OUTPUT |
| rst_req_o |
Yes |
Yes |
T17,T195,T90 |
Yes |
T17,T195,T90 |
OUTPUT |
| intr_event_detected_o |
Yes |
Yes |
T157,T104,T158 |
Yes |
T157,T104,T158 |
OUTPUT |
| cio_ac_present_i |
Yes |
Yes |
T157,T158,T29 |
Yes |
T157,T158,T29 |
INPUT |
| cio_ec_rst_l_i |
Yes |
Yes |
T157,T158,T29 |
Yes |
T19,T157,T158 |
INPUT |
| cio_key0_in_i |
Yes |
Yes |
T17,T157,T195 |
Yes |
T17,T157,T195 |
INPUT |
| cio_key1_in_i |
Yes |
Yes |
T157,T158,T29 |
Yes |
T157,T158,T29 |
INPUT |
| cio_key2_in_i |
Yes |
Yes |
T157,T158,T29 |
Yes |
T157,T158,T29 |
INPUT |
| cio_pwrb_in_i |
Yes |
Yes |
T157,T1,T2 |
Yes |
T157,T1,T2 |
INPUT |
| cio_lid_open_i |
Yes |
Yes |
T29,T159,T30 |
Yes |
T29,T159,T30 |
INPUT |
| cio_flash_wp_l_i |
Yes |
Yes |
T19,T157,T158 |
Yes |
T19,T157,T158 |
INPUT |
| cio_bat_disable_o |
Yes |
Yes |
T17,T195,T90 |
Yes |
T17,T195,T90 |
OUTPUT |
| cio_flash_wp_l_o |
Yes |
Yes |
T29,T30,T31 |
Yes |
T29,T30,T43 |
OUTPUT |
| cio_ec_rst_l_o |
Yes |
Yes |
T29,T30,T31 |
Yes |
T29,T30,T31 |
OUTPUT |
| cio_key0_out_o |
Yes |
Yes |
T17,T157,T195 |
Yes |
T17,T157,T195 |
OUTPUT |
| cio_key1_out_o |
Yes |
Yes |
T157,T158,T29 |
Yes |
T157,T158,T29 |
OUTPUT |
| cio_key2_out_o |
Yes |
Yes |
T157,T158,T29 |
Yes |
T157,T158,T29 |
OUTPUT |
| cio_pwrb_out_o |
Yes |
Yes |
T157,T1,T2 |
Yes |
T157,T1,T2 |
OUTPUT |
| cio_z3_wakeup_o |
Yes |
Yes |
T29,T30,T161 |
Yes |
T29,T30,T43 |
OUTPUT |
| cio_bat_disable_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_flash_wp_l_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_ec_rst_l_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_key0_out_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_key1_out_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_key2_out_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_pwrb_out_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_z3_wakeup_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
*Tests covering at least one bit in the range