Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T22,T19 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T19,T23 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
14474 |
14015 |
0 |
0 |
selKnown1 |
117973 |
116645 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
14474 |
14015 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T18 |
3 |
2 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
19 |
18 |
0 |
0 |
T25 |
4 |
3 |
0 |
0 |
T36 |
18 |
16 |
0 |
0 |
T37 |
20 |
18 |
0 |
0 |
T38 |
23 |
21 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T62 |
16 |
15 |
0 |
0 |
T64 |
0 |
19 |
0 |
0 |
T67 |
32 |
31 |
0 |
0 |
T68 |
3 |
2 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
T99 |
1 |
0 |
0 |
0 |
T114 |
0 |
1 |
0 |
0 |
T139 |
3 |
8 |
0 |
0 |
T140 |
3 |
2 |
0 |
0 |
T141 |
7 |
6 |
0 |
0 |
T142 |
3 |
2 |
0 |
0 |
T143 |
3 |
2 |
0 |
0 |
T144 |
4 |
3 |
0 |
0 |
T145 |
7 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117973 |
116645 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
3 |
2 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T36 |
18 |
16 |
0 |
0 |
T37 |
14 |
12 |
0 |
0 |
T38 |
39 |
37 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
545 |
544 |
0 |
0 |
T42 |
0 |
544 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T109 |
0 |
1 |
0 |
0 |
T111 |
1 |
0 |
0 |
0 |
T139 |
13 |
11 |
0 |
0 |
T140 |
44 |
42 |
0 |
0 |
T142 |
7 |
9 |
0 |
0 |
T143 |
21 |
45 |
0 |
0 |
T144 |
9 |
8 |
0 |
0 |
T145 |
15 |
14 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T148 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T19,T56 |
0 | 1 | Covered | T5,T19,T56 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T19,T56 |
1 | 1 | Covered | T5,T19,T56 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
962 |
840 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T18 |
3 |
2 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T25 |
4 |
3 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T62 |
16 |
15 |
0 |
0 |
T64 |
0 |
19 |
0 |
0 |
T67 |
32 |
31 |
0 |
0 |
T68 |
3 |
2 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
T99 |
1 |
0 |
0 |
0 |
T114 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1728 |
745 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
3 |
2 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T109 |
0 |
1 |
0 |
0 |
T111 |
1 |
0 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T149,T150 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T149,T150 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2011 |
1994 |
0 |
0 |
selKnown1 |
1224 |
1204 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2011 |
1994 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
19 |
18 |
0 |
0 |
T23 |
155 |
154 |
0 |
0 |
T36 |
14 |
13 |
0 |
0 |
T37 |
11 |
10 |
0 |
0 |
T38 |
14 |
13 |
0 |
0 |
T139 |
0 |
6 |
0 |
0 |
T148 |
589 |
588 |
0 |
0 |
T149 |
241 |
240 |
0 |
0 |
T150 |
139 |
138 |
0 |
0 |
T151 |
762 |
761 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1224 |
1204 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T36 |
11 |
10 |
0 |
0 |
T37 |
6 |
5 |
0 |
0 |
T38 |
22 |
21 |
0 |
0 |
T41 |
545 |
544 |
0 |
0 |
T42 |
545 |
544 |
0 |
0 |
T139 |
7 |
6 |
0 |
0 |
T140 |
27 |
26 |
0 |
0 |
T141 |
0 |
1 |
0 |
0 |
T142 |
0 |
3 |
0 |
0 |
T143 |
0 |
25 |
0 |
0 |
T148 |
1 |
0 |
0 |
0 |
T151 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T20,T21,T36 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T41,T20 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T20,T21,T36 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54 |
42 |
0 |
0 |
T36 |
4 |
3 |
0 |
0 |
T37 |
9 |
8 |
0 |
0 |
T38 |
9 |
8 |
0 |
0 |
T139 |
3 |
2 |
0 |
0 |
T140 |
3 |
2 |
0 |
0 |
T141 |
7 |
6 |
0 |
0 |
T142 |
3 |
2 |
0 |
0 |
T143 |
3 |
2 |
0 |
0 |
T144 |
4 |
3 |
0 |
0 |
T145 |
7 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113 |
98 |
0 |
0 |
T36 |
7 |
6 |
0 |
0 |
T37 |
8 |
7 |
0 |
0 |
T38 |
17 |
16 |
0 |
0 |
T139 |
6 |
5 |
0 |
0 |
T140 |
17 |
16 |
0 |
0 |
T142 |
7 |
6 |
0 |
0 |
T143 |
21 |
20 |
0 |
0 |
T144 |
9 |
8 |
0 |
0 |
T145 |
15 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T149,T150 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T41,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T149,T150 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2040 |
2024 |
0 |
0 |
selKnown1 |
123 |
109 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2040 |
2024 |
0 |
0 |
T22 |
19 |
18 |
0 |
0 |
T23 |
169 |
168 |
0 |
0 |
T36 |
13 |
12 |
0 |
0 |
T37 |
16 |
15 |
0 |
0 |
T38 |
18 |
17 |
0 |
0 |
T139 |
6 |
5 |
0 |
0 |
T148 |
605 |
604 |
0 |
0 |
T149 |
251 |
250 |
0 |
0 |
T150 |
134 |
133 |
0 |
0 |
T151 |
735 |
734 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123 |
109 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T36 |
8 |
7 |
0 |
0 |
T37 |
8 |
7 |
0 |
0 |
T38 |
23 |
22 |
0 |
0 |
T41 |
2 |
1 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T139 |
7 |
6 |
0 |
0 |
T140 |
15 |
14 |
0 |
0 |
T141 |
6 |
5 |
0 |
0 |
T142 |
8 |
7 |
0 |
0 |
T143 |
0 |
26 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T36,T37,T38 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T41,T20,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T36,T37,T38 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53 |
43 |
0 |
0 |
T36 |
3 |
2 |
0 |
0 |
T37 |
9 |
8 |
0 |
0 |
T38 |
11 |
10 |
0 |
0 |
T140 |
6 |
5 |
0 |
0 |
T141 |
4 |
3 |
0 |
0 |
T142 |
2 |
1 |
0 |
0 |
T143 |
3 |
2 |
0 |
0 |
T144 |
10 |
9 |
0 |
0 |
T145 |
4 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128 |
114 |
0 |
0 |
T36 |
13 |
12 |
0 |
0 |
T37 |
10 |
9 |
0 |
0 |
T38 |
22 |
21 |
0 |
0 |
T139 |
6 |
5 |
0 |
0 |
T140 |
18 |
17 |
0 |
0 |
T141 |
7 |
6 |
0 |
0 |
T142 |
9 |
8 |
0 |
0 |
T143 |
19 |
18 |
0 |
0 |
T144 |
11 |
10 |
0 |
0 |
T145 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T21,T36 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T19,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2404 |
2387 |
0 |
0 |
selKnown1 |
139 |
127 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2404 |
2387 |
0 |
0 |
T23 |
306 |
305 |
0 |
0 |
T36 |
16 |
15 |
0 |
0 |
T37 |
17 |
16 |
0 |
0 |
T38 |
15 |
14 |
0 |
0 |
T139 |
8 |
7 |
0 |
0 |
T140 |
11 |
10 |
0 |
0 |
T148 |
573 |
572 |
0 |
0 |
T149 |
401 |
400 |
0 |
0 |
T150 |
247 |
246 |
0 |
0 |
T151 |
746 |
745 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139 |
127 |
0 |
0 |
T36 |
9 |
8 |
0 |
0 |
T37 |
13 |
12 |
0 |
0 |
T38 |
14 |
13 |
0 |
0 |
T139 |
6 |
5 |
0 |
0 |
T140 |
33 |
32 |
0 |
0 |
T141 |
9 |
8 |
0 |
0 |
T142 |
8 |
7 |
0 |
0 |
T143 |
25 |
24 |
0 |
0 |
T144 |
10 |
9 |
0 |
0 |
T145 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T23,T149 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T23,T149 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68 |
51 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
3 |
2 |
0 |
0 |
T36 |
4 |
3 |
0 |
0 |
T37 |
4 |
3 |
0 |
0 |
T38 |
6 |
5 |
0 |
0 |
T139 |
3 |
2 |
0 |
0 |
T140 |
0 |
6 |
0 |
0 |
T148 |
3 |
2 |
0 |
0 |
T149 |
3 |
2 |
0 |
0 |
T150 |
3 |
2 |
0 |
0 |
T151 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119 |
106 |
0 |
0 |
T36 |
10 |
9 |
0 |
0 |
T37 |
13 |
12 |
0 |
0 |
T38 |
13 |
12 |
0 |
0 |
T139 |
5 |
4 |
0 |
0 |
T140 |
22 |
21 |
0 |
0 |
T141 |
10 |
9 |
0 |
0 |
T142 |
7 |
6 |
0 |
0 |
T143 |
19 |
18 |
0 |
0 |
T144 |
10 |
9 |
0 |
0 |
T145 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T41,T42,T36 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T19,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2407 |
2389 |
0 |
0 |
selKnown1 |
366 |
354 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2407 |
2389 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
320 |
319 |
0 |
0 |
T36 |
14 |
13 |
0 |
0 |
T37 |
12 |
11 |
0 |
0 |
T38 |
16 |
15 |
0 |
0 |
T139 |
8 |
7 |
0 |
0 |
T140 |
0 |
13 |
0 |
0 |
T148 |
589 |
588 |
0 |
0 |
T149 |
410 |
409 |
0 |
0 |
T150 |
240 |
239 |
0 |
0 |
T151 |
718 |
717 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
366 |
354 |
0 |
0 |
T36 |
7 |
6 |
0 |
0 |
T37 |
9 |
8 |
0 |
0 |
T38 |
12 |
11 |
0 |
0 |
T41 |
147 |
146 |
0 |
0 |
T42 |
120 |
119 |
0 |
0 |
T139 |
4 |
3 |
0 |
0 |
T140 |
17 |
16 |
0 |
0 |
T141 |
3 |
2 |
0 |
0 |
T142 |
4 |
3 |
0 |
0 |
T143 |
21 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T23,T149 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T41,T20 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T23,T149 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
67 |
49 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
3 |
2 |
0 |
0 |
T36 |
7 |
6 |
0 |
0 |
T37 |
5 |
4 |
0 |
0 |
T38 |
8 |
7 |
0 |
0 |
T139 |
0 |
2 |
0 |
0 |
T140 |
0 |
2 |
0 |
0 |
T148 |
3 |
2 |
0 |
0 |
T149 |
3 |
2 |
0 |
0 |
T150 |
3 |
2 |
0 |
0 |
T151 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91 |
76 |
0 |
0 |
T36 |
5 |
4 |
0 |
0 |
T37 |
5 |
4 |
0 |
0 |
T38 |
12 |
11 |
0 |
0 |
T139 |
6 |
5 |
0 |
0 |
T140 |
13 |
12 |
0 |
0 |
T141 |
3 |
2 |
0 |
0 |
T142 |
6 |
5 |
0 |
0 |
T143 |
17 |
16 |
0 |
0 |
T144 |
8 |
7 |
0 |
0 |
T145 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T76,T72,T77 |
0 | 1 | Covered | T19,T24,T41 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T76,T72,T77 |
1 | 1 | Covered | T19,T24,T41 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1236 |
1215 |
0 |
0 |
selKnown1 |
1877 |
1850 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236 |
1215 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T36 |
9 |
8 |
0 |
0 |
T37 |
6 |
5 |
0 |
0 |
T38 |
17 |
16 |
0 |
0 |
T41 |
546 |
545 |
0 |
0 |
T42 |
546 |
545 |
0 |
0 |
T139 |
17 |
16 |
0 |
0 |
T140 |
19 |
18 |
0 |
0 |
T141 |
6 |
5 |
0 |
0 |
T142 |
10 |
9 |
0 |
0 |
T143 |
0 |
25 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1877 |
1850 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
120 |
119 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T36 |
0 |
17 |
0 |
0 |
T37 |
0 |
11 |
0 |
0 |
T38 |
0 |
15 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T139 |
0 |
4 |
0 |
0 |
T140 |
0 |
11 |
0 |
0 |
T148 |
573 |
572 |
0 |
0 |
T149 |
205 |
204 |
0 |
0 |
T150 |
103 |
102 |
0 |
0 |
T151 |
746 |
745 |
0 |
0 |
T152 |
1 |
0 |
0 |
0 |
T153 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T76,T72,T77 |
0 | 1 | Covered | T19,T24,T41 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T76,T72,T77 |
1 | 1 | Covered | T19,T24,T41 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1236 |
1215 |
0 |
0 |
selKnown1 |
1872 |
1845 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1236 |
1215 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T36 |
8 |
7 |
0 |
0 |
T37 |
7 |
6 |
0 |
0 |
T38 |
16 |
15 |
0 |
0 |
T41 |
546 |
545 |
0 |
0 |
T42 |
546 |
545 |
0 |
0 |
T139 |
16 |
15 |
0 |
0 |
T140 |
20 |
19 |
0 |
0 |
T141 |
6 |
5 |
0 |
0 |
T142 |
9 |
8 |
0 |
0 |
T143 |
0 |
27 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1872 |
1845 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
120 |
119 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T36 |
0 |
17 |
0 |
0 |
T37 |
0 |
11 |
0 |
0 |
T38 |
0 |
16 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T139 |
0 |
3 |
0 |
0 |
T140 |
0 |
11 |
0 |
0 |
T148 |
573 |
572 |
0 |
0 |
T149 |
205 |
204 |
0 |
0 |
T150 |
103 |
102 |
0 |
0 |
T151 |
746 |
745 |
0 |
0 |
T152 |
1 |
0 |
0 |
0 |
T153 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T76,T72 |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T76,T72 |
1 | 1 | Covered | T22,T19,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
207 |
180 |
0 |
0 |
selKnown1 |
1890 |
1862 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207 |
180 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T36 |
17 |
16 |
0 |
0 |
T37 |
9 |
8 |
0 |
0 |
T38 |
17 |
16 |
0 |
0 |
T41 |
2 |
1 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T139 |
14 |
13 |
0 |
0 |
T140 |
29 |
28 |
0 |
0 |
T141 |
0 |
17 |
0 |
0 |
T142 |
0 |
9 |
0 |
0 |
T143 |
0 |
39 |
0 |
0 |
T148 |
1 |
0 |
0 |
0 |
T151 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1890 |
1862 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
134 |
133 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T36 |
0 |
13 |
0 |
0 |
T37 |
0 |
13 |
0 |
0 |
T38 |
0 |
21 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T139 |
0 |
11 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T148 |
589 |
588 |
0 |
0 |
T149 |
214 |
213 |
0 |
0 |
T150 |
96 |
95 |
0 |
0 |
T151 |
718 |
717 |
0 |
0 |
T152 |
1 |
0 |
0 |
0 |
T153 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T76,T72 |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T76,T72 |
1 | 1 | Covered | T22,T19,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
208 |
181 |
0 |
0 |
selKnown1 |
1888 |
1860 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
208 |
181 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T36 |
17 |
16 |
0 |
0 |
T37 |
9 |
8 |
0 |
0 |
T38 |
17 |
16 |
0 |
0 |
T41 |
2 |
1 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T139 |
13 |
12 |
0 |
0 |
T140 |
30 |
29 |
0 |
0 |
T141 |
0 |
18 |
0 |
0 |
T142 |
0 |
10 |
0 |
0 |
T143 |
0 |
39 |
0 |
0 |
T148 |
1 |
0 |
0 |
0 |
T151 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1888 |
1860 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
134 |
133 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T36 |
0 |
13 |
0 |
0 |
T37 |
0 |
13 |
0 |
0 |
T38 |
0 |
19 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T139 |
0 |
9 |
0 |
0 |
T140 |
0 |
7 |
0 |
0 |
T148 |
589 |
588 |
0 |
0 |
T149 |
214 |
213 |
0 |
0 |
T150 |
96 |
95 |
0 |
0 |
T151 |
718 |
717 |
0 |
0 |
T152 |
1 |
0 |
0 |
0 |
T153 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T76,T72,T77 |
0 | 1 | Covered | T19,T21,T36 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T23,T149 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T76,T72,T77 |
1 | 1 | Covered | T19,T21,T36 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
196 |
178 |
0 |
0 |
selKnown1 |
26604 |
26574 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196 |
178 |
0 |
0 |
T36 |
15 |
14 |
0 |
0 |
T37 |
11 |
10 |
0 |
0 |
T38 |
19 |
18 |
0 |
0 |
T139 |
19 |
18 |
0 |
0 |
T140 |
35 |
34 |
0 |
0 |
T141 |
10 |
9 |
0 |
0 |
T142 |
16 |
15 |
0 |
0 |
T143 |
32 |
31 |
0 |
0 |
T144 |
12 |
11 |
0 |
0 |
T145 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26604 |
26574 |
0 |
0 |
T18 |
1423 |
1422 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
18 |
17 |
0 |
0 |
T23 |
339 |
338 |
0 |
0 |
T68 |
1662 |
1661 |
0 |
0 |
T148 |
588 |
587 |
0 |
0 |
T149 |
434 |
433 |
0 |
0 |
T150 |
280 |
279 |
0 |
0 |
T154 |
1408 |
1407 |
0 |
0 |
T155 |
2009 |
2008 |
0 |
0 |
T156 |
0 |
2019 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T76,T72,T77 |
0 | 1 | Covered | T19,T21,T36 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T23,T149 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T76,T72,T77 |
1 | 1 | Covered | T19,T21,T36 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
196 |
178 |
0 |
0 |
selKnown1 |
26599 |
26569 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
196 |
178 |
0 |
0 |
T36 |
16 |
15 |
0 |
0 |
T37 |
12 |
11 |
0 |
0 |
T38 |
20 |
19 |
0 |
0 |
T139 |
18 |
17 |
0 |
0 |
T140 |
31 |
30 |
0 |
0 |
T141 |
10 |
9 |
0 |
0 |
T142 |
15 |
14 |
0 |
0 |
T143 |
35 |
34 |
0 |
0 |
T144 |
10 |
9 |
0 |
0 |
T145 |
21 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26599 |
26569 |
0 |
0 |
T18 |
1423 |
1422 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
18 |
17 |
0 |
0 |
T23 |
339 |
338 |
0 |
0 |
T68 |
1662 |
1661 |
0 |
0 |
T148 |
588 |
587 |
0 |
0 |
T149 |
434 |
433 |
0 |
0 |
T150 |
280 |
279 |
0 |
0 |
T154 |
1408 |
1407 |
0 |
0 |
T155 |
2009 |
2008 |
0 |
0 |
T156 |
0 |
2019 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T157,T76 |
0 | 1 | Covered | T22,T157,T158 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T23,T149 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T157,T76 |
1 | 1 | Covered | T22,T157,T158 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
564 |
524 |
0 |
0 |
selKnown1 |
26608 |
26578 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
564 |
524 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T29 |
2 |
1 |
0 |
0 |
T30 |
2 |
1 |
0 |
0 |
T41 |
0 |
143 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T157 |
32 |
31 |
0 |
0 |
T158 |
30 |
29 |
0 |
0 |
T159 |
2 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T161 |
0 |
7 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T163 |
0 |
32 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26608 |
26578 |
0 |
0 |
T18 |
1423 |
1422 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
18 |
17 |
0 |
0 |
T23 |
353 |
352 |
0 |
0 |
T68 |
1662 |
1661 |
0 |
0 |
T148 |
604 |
603 |
0 |
0 |
T149 |
444 |
443 |
0 |
0 |
T150 |
275 |
274 |
0 |
0 |
T154 |
1408 |
1407 |
0 |
0 |
T155 |
2009 |
2008 |
0 |
0 |
T156 |
0 |
2019 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T157,T76 |
0 | 1 | Covered | T22,T157,T158 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T23,T149 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T157,T76 |
1 | 1 | Covered | T22,T157,T158 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
565 |
525 |
0 |
0 |
selKnown1 |
26604 |
26574 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
565 |
525 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T29 |
2 |
1 |
0 |
0 |
T30 |
2 |
1 |
0 |
0 |
T41 |
0 |
143 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T77 |
1 |
0 |
0 |
0 |
T157 |
32 |
31 |
0 |
0 |
T158 |
30 |
29 |
0 |
0 |
T159 |
2 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T161 |
0 |
7 |
0 |
0 |
T162 |
0 |
1 |
0 |
0 |
T163 |
0 |
32 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26604 |
26574 |
0 |
0 |
T18 |
1423 |
1422 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
18 |
17 |
0 |
0 |
T23 |
353 |
352 |
0 |
0 |
T68 |
1662 |
1661 |
0 |
0 |
T148 |
604 |
603 |
0 |
0 |
T149 |
444 |
443 |
0 |
0 |
T150 |
275 |
274 |
0 |
0 |
T154 |
1408 |
1407 |
0 |
0 |
T155 |
2009 |
2008 |
0 |
0 |
T156 |
0 |
2019 |
0 |
0 |