Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T27,T28 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T28 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T27,T28 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7265 |
6809 |
0 |
0 |
selKnown1 |
109148 |
107838 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7265 |
6809 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T22 |
3 |
2 |
0 |
0 |
T26 |
228 |
227 |
0 |
0 |
T29 |
32 |
31 |
0 |
0 |
T42 |
18 |
16 |
0 |
0 |
T43 |
16 |
14 |
0 |
0 |
T44 |
9 |
33 |
0 |
0 |
T59 |
28 |
27 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T65 |
6 |
5 |
0 |
0 |
T71 |
13 |
12 |
0 |
0 |
T72 |
2 |
1 |
0 |
0 |
T73 |
83 |
82 |
0 |
0 |
T157 |
1 |
0 |
0 |
0 |
T166 |
0 |
2 |
0 |
0 |
T180 |
0 |
34 |
0 |
0 |
T181 |
7 |
19 |
0 |
0 |
T182 |
5 |
4 |
0 |
0 |
T183 |
6 |
5 |
0 |
0 |
T184 |
4 |
3 |
0 |
0 |
T185 |
7 |
6 |
0 |
0 |
T186 |
3 |
2 |
0 |
0 |
T187 |
2 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109148 |
107838 |
0 |
0 |
T17 |
3 |
2 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T26 |
194 |
193 |
0 |
0 |
T42 |
93 |
99 |
0 |
0 |
T43 |
64 |
65 |
0 |
0 |
T44 |
89 |
100 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T66 |
0 |
4 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T122 |
0 |
1 |
0 |
0 |
T123 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T169 |
0 |
1 |
0 |
0 |
T181 |
114 |
119 |
0 |
0 |
T182 |
38 |
41 |
0 |
0 |
T183 |
103 |
111 |
0 |
0 |
T184 |
171 |
170 |
0 |
0 |
T185 |
159 |
151 |
0 |
0 |
T186 |
94 |
86 |
0 |
0 |
T187 |
136 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T20,T60 |
0 | 1 | Covered | T6,T20,T60 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T20,T60 |
1 | 1 | Covered | T6,T20,T60 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
685 |
565 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T22 |
3 |
2 |
0 |
0 |
T29 |
32 |
31 |
0 |
0 |
T59 |
28 |
27 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T65 |
6 |
5 |
0 |
0 |
T71 |
13 |
12 |
0 |
0 |
T72 |
2 |
1 |
0 |
0 |
T73 |
83 |
82 |
0 |
0 |
T157 |
1 |
0 |
0 |
0 |
T166 |
0 |
2 |
0 |
0 |
T180 |
0 |
34 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1716 |
739 |
0 |
0 |
T17 |
3 |
2 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
2 |
1 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T66 |
0 |
4 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T122 |
0 |
1 |
0 |
0 |
T123 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T169 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T23,T188 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T28,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T23,T188 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
906 |
888 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
228 |
227 |
0 |
0 |
T28 |
19 |
18 |
0 |
0 |
T42 |
14 |
13 |
0 |
0 |
T43 |
14 |
13 |
0 |
0 |
T44 |
0 |
25 |
0 |
0 |
T181 |
0 |
13 |
0 |
0 |
T188 |
294 |
293 |
0 |
0 |
T189 |
182 |
181 |
0 |
0 |
T190 |
19 |
18 |
0 |
0 |
T191 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121 |
104 |
0 |
0 |
T42 |
15 |
14 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
8 |
7 |
0 |
0 |
T181 |
12 |
11 |
0 |
0 |
T182 |
4 |
3 |
0 |
0 |
T183 |
15 |
14 |
0 |
0 |
T184 |
17 |
16 |
0 |
0 |
T185 |
14 |
13 |
0 |
0 |
T186 |
10 |
9 |
0 |
0 |
T187 |
13 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T25,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T25,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
51 |
39 |
0 |
0 |
T42 |
4 |
3 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
9 |
8 |
0 |
0 |
T181 |
7 |
6 |
0 |
0 |
T182 |
5 |
4 |
0 |
0 |
T183 |
6 |
5 |
0 |
0 |
T184 |
4 |
3 |
0 |
0 |
T185 |
7 |
6 |
0 |
0 |
T186 |
3 |
2 |
0 |
0 |
T187 |
2 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114 |
101 |
0 |
0 |
T42 |
14 |
13 |
0 |
0 |
T43 |
7 |
6 |
0 |
0 |
T44 |
10 |
9 |
0 |
0 |
T181 |
9 |
8 |
0 |
0 |
T182 |
7 |
6 |
0 |
0 |
T183 |
20 |
19 |
0 |
0 |
T184 |
16 |
15 |
0 |
0 |
T185 |
14 |
13 |
0 |
0 |
T186 |
8 |
7 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T23,T188 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T27,T46,T47 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T23,T188 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
921 |
903 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
230 |
229 |
0 |
0 |
T28 |
19 |
18 |
0 |
0 |
T42 |
16 |
15 |
0 |
0 |
T43 |
12 |
11 |
0 |
0 |
T44 |
0 |
22 |
0 |
0 |
T181 |
0 |
17 |
0 |
0 |
T188 |
296 |
295 |
0 |
0 |
T189 |
191 |
190 |
0 |
0 |
T190 |
19 |
18 |
0 |
0 |
T191 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151 |
138 |
0 |
0 |
T42 |
7 |
6 |
0 |
0 |
T43 |
9 |
8 |
0 |
0 |
T44 |
12 |
11 |
0 |
0 |
T181 |
16 |
15 |
0 |
0 |
T182 |
4 |
3 |
0 |
0 |
T183 |
11 |
10 |
0 |
0 |
T184 |
20 |
19 |
0 |
0 |
T185 |
29 |
28 |
0 |
0 |
T186 |
16 |
15 |
0 |
0 |
T187 |
24 |
23 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T25,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T42,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T25,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56 |
44 |
0 |
0 |
T42 |
6 |
5 |
0 |
0 |
T43 |
5 |
4 |
0 |
0 |
T44 |
7 |
6 |
0 |
0 |
T181 |
7 |
6 |
0 |
0 |
T182 |
2 |
1 |
0 |
0 |
T183 |
5 |
4 |
0 |
0 |
T184 |
4 |
3 |
0 |
0 |
T185 |
8 |
7 |
0 |
0 |
T186 |
4 |
3 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138 |
127 |
0 |
0 |
T42 |
10 |
9 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
16 |
15 |
0 |
0 |
T181 |
13 |
12 |
0 |
0 |
T182 |
5 |
4 |
0 |
0 |
T183 |
8 |
7 |
0 |
0 |
T184 |
19 |
18 |
0 |
0 |
T185 |
23 |
22 |
0 |
0 |
T186 |
14 |
13 |
0 |
0 |
T187 |
21 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T28,T188 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T43,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T28,T188 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1309 |
1293 |
0 |
0 |
selKnown1 |
140 |
130 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1309 |
1293 |
0 |
0 |
T26 |
406 |
405 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T42 |
14 |
13 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
23 |
22 |
0 |
0 |
T181 |
17 |
16 |
0 |
0 |
T182 |
0 |
13 |
0 |
0 |
T183 |
0 |
15 |
0 |
0 |
T184 |
0 |
9 |
0 |
0 |
T188 |
424 |
423 |
0 |
0 |
T189 |
335 |
334 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140 |
130 |
0 |
0 |
T42 |
10 |
9 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
8 |
7 |
0 |
0 |
T181 |
17 |
16 |
0 |
0 |
T182 |
4 |
3 |
0 |
0 |
T183 |
14 |
13 |
0 |
0 |
T184 |
26 |
25 |
0 |
0 |
T185 |
17 |
16 |
0 |
0 |
T186 |
14 |
13 |
0 |
0 |
T187 |
24 |
23 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T23,T188 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T42 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T23,T188 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
82 |
68 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T42 |
13 |
12 |
0 |
0 |
T43 |
9 |
8 |
0 |
0 |
T44 |
13 |
12 |
0 |
0 |
T181 |
3 |
2 |
0 |
0 |
T182 |
5 |
4 |
0 |
0 |
T183 |
5 |
4 |
0 |
0 |
T184 |
0 |
2 |
0 |
0 |
T188 |
3 |
2 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109 |
97 |
0 |
0 |
T42 |
10 |
9 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
7 |
6 |
0 |
0 |
T181 |
12 |
11 |
0 |
0 |
T182 |
5 |
4 |
0 |
0 |
T183 |
12 |
11 |
0 |
0 |
T184 |
12 |
11 |
0 |
0 |
T185 |
15 |
14 |
0 |
0 |
T186 |
13 |
12 |
0 |
0 |
T187 |
13 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T28,T188 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T42,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T28,T188 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1333 |
1316 |
0 |
0 |
selKnown1 |
159 |
148 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1333 |
1316 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
407 |
406 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T42 |
19 |
18 |
0 |
0 |
T43 |
13 |
12 |
0 |
0 |
T44 |
23 |
22 |
0 |
0 |
T181 |
0 |
17 |
0 |
0 |
T182 |
0 |
13 |
0 |
0 |
T183 |
0 |
15 |
0 |
0 |
T184 |
0 |
14 |
0 |
0 |
T188 |
426 |
425 |
0 |
0 |
T189 |
343 |
342 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159 |
148 |
0 |
0 |
T42 |
14 |
13 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T44 |
12 |
11 |
0 |
0 |
T181 |
18 |
17 |
0 |
0 |
T182 |
5 |
4 |
0 |
0 |
T183 |
9 |
8 |
0 |
0 |
T184 |
33 |
32 |
0 |
0 |
T185 |
27 |
26 |
0 |
0 |
T186 |
12 |
11 |
0 |
0 |
T187 |
17 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T26,T23,T188 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T24,T42 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T26,T23,T188 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76 |
61 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
9 |
8 |
0 |
0 |
T181 |
5 |
4 |
0 |
0 |
T182 |
6 |
5 |
0 |
0 |
T183 |
0 |
7 |
0 |
0 |
T184 |
0 |
1 |
0 |
0 |
T188 |
3 |
2 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148 |
136 |
0 |
0 |
T42 |
13 |
12 |
0 |
0 |
T43 |
9 |
8 |
0 |
0 |
T44 |
16 |
15 |
0 |
0 |
T181 |
17 |
16 |
0 |
0 |
T182 |
4 |
3 |
0 |
0 |
T183 |
14 |
13 |
0 |
0 |
T184 |
28 |
27 |
0 |
0 |
T185 |
20 |
19 |
0 |
0 |
T186 |
7 |
6 |
0 |
0 |
T187 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T72,T81,T82 |
0 | 1 | Covered | T27,T3,T46 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T28 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T81,T82 |
1 | 1 | Covered | T27,T3,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
197 |
176 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T42 |
22 |
21 |
0 |
0 |
T43 |
5 |
4 |
0 |
0 |
T44 |
16 |
15 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T181 |
0 |
33 |
0 |
0 |
T182 |
0 |
8 |
0 |
0 |
T183 |
0 |
35 |
0 |
0 |
T184 |
0 |
20 |
0 |
0 |
T185 |
0 |
17 |
0 |
0 |
T186 |
0 |
9 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
744 |
716 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
193 |
192 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T43 |
0 |
14 |
0 |
0 |
T44 |
0 |
17 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T181 |
0 |
13 |
0 |
0 |
T182 |
0 |
13 |
0 |
0 |
T183 |
0 |
15 |
0 |
0 |
T184 |
0 |
5 |
0 |
0 |
T188 |
256 |
255 |
0 |
0 |
T189 |
0 |
144 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T72,T81,T82 |
0 | 1 | Covered | T27,T3,T46 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T28 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T81,T82 |
1 | 1 | Covered | T27,T3,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188 |
167 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
15 |
14 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T181 |
0 |
32 |
0 |
0 |
T182 |
0 |
7 |
0 |
0 |
T183 |
0 |
35 |
0 |
0 |
T184 |
0 |
19 |
0 |
0 |
T185 |
0 |
15 |
0 |
0 |
T186 |
0 |
9 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
T193 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
745 |
717 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
193 |
192 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T42 |
0 |
12 |
0 |
0 |
T43 |
0 |
16 |
0 |
0 |
T44 |
0 |
16 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T181 |
0 |
13 |
0 |
0 |
T182 |
0 |
14 |
0 |
0 |
T183 |
0 |
15 |
0 |
0 |
T184 |
0 |
4 |
0 |
0 |
T188 |
256 |
255 |
0 |
0 |
T189 |
0 |
144 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T72,T81,T82 |
0 | 1 | Covered | T26,T27,T28 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T28 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T81,T82 |
1 | 1 | Covered | T26,T27,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
228 |
201 |
0 |
0 |
T42 |
11 |
10 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T44 |
27 |
26 |
0 |
0 |
T181 |
21 |
20 |
0 |
0 |
T182 |
15 |
14 |
0 |
0 |
T183 |
25 |
24 |
0 |
0 |
T184 |
29 |
28 |
0 |
0 |
T185 |
34 |
33 |
0 |
0 |
T186 |
21 |
20 |
0 |
0 |
T187 |
17 |
16 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
749 |
721 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
194 |
193 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
0 |
19 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T181 |
0 |
13 |
0 |
0 |
T182 |
0 |
11 |
0 |
0 |
T183 |
0 |
16 |
0 |
0 |
T184 |
0 |
7 |
0 |
0 |
T188 |
258 |
257 |
0 |
0 |
T189 |
0 |
152 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T72,T81,T82 |
0 | 1 | Covered | T26,T27,T28 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T27,T28 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T81,T82 |
1 | 1 | Covered | T26,T27,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
230 |
203 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
12 |
11 |
0 |
0 |
T44 |
26 |
25 |
0 |
0 |
T181 |
22 |
21 |
0 |
0 |
T182 |
14 |
13 |
0 |
0 |
T183 |
24 |
23 |
0 |
0 |
T184 |
32 |
31 |
0 |
0 |
T185 |
33 |
32 |
0 |
0 |
T186 |
21 |
20 |
0 |
0 |
T187 |
17 |
16 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
748 |
720 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
194 |
193 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
0 |
18 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T82 |
1 |
0 |
0 |
0 |
T181 |
0 |
12 |
0 |
0 |
T182 |
0 |
12 |
0 |
0 |
T183 |
0 |
15 |
0 |
0 |
T184 |
0 |
7 |
0 |
0 |
T188 |
258 |
257 |
0 |
0 |
T189 |
0 |
152 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T72,T81,T82 |
0 | 1 | Covered | T23,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T188,T16 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T81,T82 |
1 | 1 | Covered | T23,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
167 |
150 |
0 |
0 |
selKnown1 |
25836 |
25805 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
167 |
150 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
17 |
16 |
0 |
0 |
T181 |
20 |
19 |
0 |
0 |
T182 |
9 |
8 |
0 |
0 |
T183 |
28 |
27 |
0 |
0 |
T184 |
11 |
10 |
0 |
0 |
T185 |
21 |
20 |
0 |
0 |
T186 |
15 |
14 |
0 |
0 |
T187 |
21 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25836 |
25805 |
0 |
0 |
T26 |
439 |
438 |
0 |
0 |
T28 |
18 |
17 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T88 |
4007 |
4006 |
0 |
0 |
T89 |
2353 |
2352 |
0 |
0 |
T147 |
1423 |
1422 |
0 |
0 |
T148 |
1427 |
1426 |
0 |
0 |
T149 |
1664 |
1663 |
0 |
0 |
T194 |
2365 |
2364 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T72,T81,T82 |
0 | 1 | Covered | T23,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T188,T16 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T81,T82 |
1 | 1 | Covered | T23,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
173 |
156 |
0 |
0 |
selKnown1 |
25840 |
25809 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173 |
156 |
0 |
0 |
T42 |
13 |
12 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
17 |
16 |
0 |
0 |
T181 |
20 |
19 |
0 |
0 |
T182 |
9 |
8 |
0 |
0 |
T183 |
29 |
28 |
0 |
0 |
T184 |
15 |
14 |
0 |
0 |
T185 |
20 |
19 |
0 |
0 |
T186 |
15 |
14 |
0 |
0 |
T187 |
22 |
21 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25840 |
25809 |
0 |
0 |
T26 |
439 |
438 |
0 |
0 |
T28 |
18 |
17 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T88 |
4007 |
4006 |
0 |
0 |
T89 |
2353 |
2352 |
0 |
0 |
T147 |
1423 |
1422 |
0 |
0 |
T148 |
1427 |
1426 |
0 |
0 |
T149 |
1664 |
1663 |
0 |
0 |
T194 |
2365 |
2364 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T33,T34,T195 |
0 | 1 | Covered | T33,T34,T195 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T188,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T33,T34,T195 |
1 | 1 | Covered | T33,T34,T195 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
332 |
290 |
0 |
0 |
selKnown1 |
25847 |
25817 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
332 |
290 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T35 |
8 |
7 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T195 |
37 |
36 |
0 |
0 |
T196 |
2 |
1 |
0 |
0 |
T197 |
2 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
25 |
0 |
0 |
T201 |
0 |
37 |
0 |
0 |
T202 |
0 |
7 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25847 |
25817 |
0 |
0 |
T26 |
441 |
440 |
0 |
0 |
T28 |
18 |
17 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T88 |
4007 |
4006 |
0 |
0 |
T89 |
2353 |
2352 |
0 |
0 |
T147 |
1423 |
1422 |
0 |
0 |
T148 |
1427 |
1426 |
0 |
0 |
T149 |
1664 |
1663 |
0 |
0 |
T194 |
2365 |
2364 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T33,T34,T195 |
0 | 1 | Covered | T33,T34,T195 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T188,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T33,T34,T195 |
1 | 1 | Covered | T33,T34,T195 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
331 |
289 |
0 |
0 |
selKnown1 |
25843 |
25813 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
331 |
289 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T35 |
8 |
7 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T195 |
37 |
36 |
0 |
0 |
T196 |
2 |
1 |
0 |
0 |
T197 |
2 |
1 |
0 |
0 |
T198 |
0 |
1 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
25 |
0 |
0 |
T201 |
0 |
37 |
0 |
0 |
T202 |
0 |
7 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25843 |
25813 |
0 |
0 |
T26 |
441 |
440 |
0 |
0 |
T28 |
18 |
17 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T88 |
4007 |
4006 |
0 |
0 |
T89 |
2353 |
2352 |
0 |
0 |
T147 |
1423 |
1422 |
0 |
0 |
T148 |
1427 |
1426 |
0 |
0 |
T149 |
1664 |
1663 |
0 |
0 |
T194 |
2365 |
2364 |
0 |
0 |