Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
284 |
0 |
0 |
| T1 |
1285 |
8 |
0 |
0 |
| T2 |
0 |
16 |
0 |
0 |
| T3 |
44082 |
6 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
594922 |
49 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
88 |
0 |
0 |
| T12 |
0 |
6 |
0 |
0 |
| T13 |
0 |
10 |
0 |
0 |
| T14 |
0 |
6 |
0 |
0 |
| T15 |
0 |
10 |
0 |
0 |
| T16 |
0 |
16 |
0 |
0 |
| T21 |
1363 |
0 |
0 |
0 |
| T34 |
4709 |
0 |
0 |
0 |
| T51 |
95942 |
0 |
0 |
0 |
| T59 |
772 |
0 |
0 |
0 |
| T76 |
99692 |
0 |
0 |
0 |
| T100 |
1477 |
0 |
0 |
0 |
| T107 |
1237 |
0 |
0 |
0 |
| T137 |
1490 |
0 |
0 |
0 |
| T157 |
0 |
6 |
0 |
0 |
| T176 |
0 |
8 |
0 |
0 |
| T177 |
0 |
8 |
0 |
0 |
| T178 |
0 |
8 |
0 |
0 |
| T179 |
380 |
0 |
0 |
0 |
| T180 |
483 |
0 |
0 |
0 |
| T181 |
611 |
0 |
0 |
0 |
| T203 |
20438 |
0 |
0 |
0 |
| T352 |
0 |
1 |
0 |
0 |
| T355 |
129220 |
0 |
0 |
0 |
| T418 |
0 |
12 |
0 |
0 |
| T419 |
70236 |
0 |
0 |
0 |
| T420 |
35382 |
0 |
0 |
0 |
| T421 |
114582 |
0 |
0 |
0 |
| T422 |
196604 |
0 |
0 |
0 |
| T423 |
116856 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
291 |
0 |
0 |
| T1 |
43459 |
8 |
0 |
0 |
| T2 |
0 |
16 |
0 |
0 |
| T3 |
1026 |
7 |
0 |
0 |
| T7 |
0 |
8 |
0 |
0 |
| T8 |
594922 |
49 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
88 |
0 |
0 |
| T12 |
0 |
7 |
0 |
0 |
| T13 |
0 |
11 |
0 |
0 |
| T14 |
0 |
7 |
0 |
0 |
| T15 |
0 |
6 |
0 |
0 |
| T16 |
0 |
16 |
0 |
0 |
| T21 |
96982 |
0 |
0 |
0 |
| T34 |
240662 |
0 |
0 |
0 |
| T51 |
95942 |
0 |
0 |
0 |
| T59 |
49246 |
0 |
0 |
0 |
| T76 |
99692 |
0 |
0 |
0 |
| T100 |
147495 |
0 |
0 |
0 |
| T107 |
125291 |
0 |
0 |
0 |
| T137 |
117634 |
0 |
0 |
0 |
| T157 |
0 |
7 |
0 |
0 |
| T176 |
0 |
8 |
0 |
0 |
| T177 |
0 |
8 |
0 |
0 |
| T178 |
0 |
8 |
0 |
0 |
| T179 |
23090 |
0 |
0 |
0 |
| T180 |
26753 |
0 |
0 |
0 |
| T181 |
42132 |
0 |
0 |
0 |
| T203 |
20438 |
0 |
0 |
0 |
| T352 |
0 |
2 |
0 |
0 |
| T355 |
129220 |
0 |
0 |
0 |
| T418 |
0 |
12 |
0 |
0 |
| T419 |
70236 |
0 |
0 |
0 |
| T420 |
35382 |
0 |
0 |
0 |
| T421 |
114582 |
0 |
0 |
0 |
| T422 |
196604 |
0 |
0 |
0 |
| T423 |
116856 |
0 |
0 |
0 |