Line Coverage for Module :
prim_sync_reqack
| Line No. | Total | Covered | Percent |
| TOTAL | | 36 | 36 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
| ALWAYS | 219 | 12 | 12 | 100.00 |
| ALWAYS | 263 | 12 | 12 | 100.00 |
| ALWAYS | 307 | 5 | 5 | 100.00 |
| ALWAYS | 316 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 219 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 225 |
1 |
1 |
| 229 |
1 |
1 |
| 230 |
1 |
1 |
| 233 |
1 |
1 |
| 234 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
| 245 |
1 |
1 |
| 246 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 263 |
1 |
1 |
| 266 |
1 |
1 |
| 267 |
1 |
1 |
| 269 |
1 |
1 |
| 273 |
1 |
1 |
| 274 |
1 |
1 |
| 277 |
1 |
1 |
| 278 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 285 |
1 |
1 |
| 286 |
1 |
1 |
| 289 |
1 |
1 |
| 290 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 307 |
1 |
1 |
| 308 |
1 |
1 |
| 309 |
1 |
1 |
| 311 |
1 |
1 |
| 312 |
1 |
1 |
| 316 |
1 |
1 |
| 317 |
1 |
1 |
| 318 |
1 |
1 |
| 320 |
1 |
1 |
| 321 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Module :
prim_sync_reqack
| Total | Covered | Percent |
| Conditions | 6 | 4 | 66.67 |
| Logical | 6 | 4 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 194
EXPRESSION (src_req_i & src_ack_o)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 195
EXPRESSION (dst_req_o & dst_ack_i)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Module :
prim_sync_reqack
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
12 |
100.00 |
| CASE |
225 |
4 |
4 |
100.00 |
| CASE |
269 |
4 |
4 |
100.00 |
| IF |
307 |
2 |
2 |
100.00 |
| IF |
316 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs)
-2-: 233 if (gen_nrz_hs_protocol.src_handshake)
-3-: 245 if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T4,T5,T6 |
| EVEN |
0 |
- |
Covered |
T4,T5,T6 |
| ODD |
- |
1 |
Covered |
T5,T6,T17 |
| ODD |
- |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-: 277 if (gen_nrz_hs_protocol.dst_handshake)
-3-: 289 if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T4,T5,T6 |
| EVEN |
0 |
- |
Covered |
T4,T5,T6 |
| ODD |
- |
1 |
Covered |
T5,T6,T17 |
| ODD |
- |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 307 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 316 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
762468375 |
4423 |
0 |
0 |
| T1 |
43459 |
3 |
0 |
0 |
| T2 |
0 |
6 |
0 |
0 |
| T3 |
0 |
1 |
0 |
0 |
| T4 |
93806 |
1 |
0 |
0 |
| T5 |
115592 |
18 |
0 |
0 |
| T6 |
102319 |
9 |
0 |
0 |
| T7 |
0 |
3 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T13 |
0 |
10 |
0 |
0 |
| T16 |
0 |
6 |
0 |
0 |
| T17 |
351307 |
4 |
0 |
0 |
| T18 |
559624 |
1 |
0 |
0 |
| T19 |
401506 |
3 |
0 |
0 |
| T21 |
96982 |
0 |
0 |
0 |
| T31 |
1009377 |
1 |
0 |
0 |
| T34 |
240662 |
0 |
0 |
0 |
| T57 |
362037 |
0 |
0 |
0 |
| T59 |
49246 |
0 |
0 |
0 |
| T100 |
147495 |
0 |
0 |
0 |
| T107 |
125291 |
0 |
0 |
0 |
| T114 |
364122 |
4 |
0 |
0 |
| T137 |
117634 |
0 |
0 |
0 |
| T142 |
104257 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
| T165 |
82031 |
1 |
0 |
0 |
| T176 |
0 |
3 |
0 |
0 |
| T177 |
0 |
3 |
0 |
0 |
| T179 |
23090 |
8 |
0 |
0 |
| T180 |
26753 |
0 |
0 |
0 |
| T181 |
42132 |
0 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1018678878 |
4421 |
0 |
0 |
| T1 |
1285 |
3 |
0 |
0 |
| T2 |
0 |
6 |
0 |
0 |
| T3 |
0 |
1 |
0 |
0 |
| T4 |
93806 |
1 |
0 |
0 |
| T5 |
115592 |
18 |
0 |
0 |
| T6 |
164418 |
9 |
0 |
0 |
| T7 |
0 |
3 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T13 |
0 |
9 |
0 |
0 |
| T16 |
0 |
6 |
0 |
0 |
| T17 |
565394 |
4 |
0 |
0 |
| T18 |
779240 |
1 |
0 |
0 |
| T19 |
645188 |
3 |
0 |
0 |
| T21 |
1363 |
0 |
0 |
0 |
| T31 |
593502 |
1 |
0 |
0 |
| T34 |
4709 |
0 |
0 |
0 |
| T57 |
150680 |
0 |
0 |
0 |
| T59 |
772 |
0 |
0 |
0 |
| T100 |
1477 |
0 |
0 |
0 |
| T107 |
1237 |
0 |
0 |
0 |
| T114 |
586064 |
4 |
0 |
0 |
| T137 |
1490 |
0 |
0 |
0 |
| T142 |
167544 |
1 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
| T165 |
131696 |
1 |
0 |
0 |
| T176 |
0 |
3 |
0 |
0 |
| T177 |
0 |
3 |
0 |
0 |
| T179 |
380 |
8 |
0 |
0 |
| T180 |
483 |
0 |
0 |
0 |
| T181 |
611 |
0 |
0 |
0 |