Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T11 |
1 | 1 | Covered | T8,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T11 |
1 | 1 | Covered | T8,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T11 |
0 |
0 |
1 |
Covered |
T8,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T11 |
0 |
0 |
1 |
Covered |
T8,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
1139 |
0 |
0 |
T8 |
294737 |
398 |
0 |
0 |
T11 |
0 |
741 |
0 |
0 |
T51 |
47030 |
0 |
0 |
0 |
T76 |
49067 |
0 |
0 |
0 |
T203 |
9872 |
0 |
0 |
0 |
T355 |
63617 |
0 |
0 |
0 |
T419 |
34589 |
0 |
0 |
0 |
T420 |
17358 |
0 |
0 |
0 |
T421 |
56390 |
0 |
0 |
0 |
T422 |
97273 |
0 |
0 |
0 |
T423 |
57150 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1614086 |
1421491 |
0 |
0 |
T4 |
399 |
228 |
0 |
0 |
T5 |
4877 |
4695 |
0 |
0 |
T6 |
401 |
229 |
0 |
0 |
T17 |
791 |
619 |
0 |
0 |
T18 |
1687 |
1513 |
0 |
0 |
T19 |
1515 |
1274 |
0 |
0 |
T31 |
6186 |
6012 |
0 |
0 |
T114 |
1017 |
844 |
0 |
0 |
T142 |
343 |
171 |
0 |
0 |
T165 |
376 |
204 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
3 |
0 |
0 |
T8 |
294737 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T51 |
47030 |
0 |
0 |
0 |
T76 |
49067 |
0 |
0 |
0 |
T203 |
9872 |
0 |
0 |
0 |
T355 |
63617 |
0 |
0 |
0 |
T419 |
34589 |
0 |
0 |
0 |
T420 |
17358 |
0 |
0 |
0 |
T421 |
56390 |
0 |
0 |
0 |
T422 |
97273 |
0 |
0 |
0 |
T423 |
57150 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
127042128 |
0 |
0 |
T4 |
23419 |
22883 |
0 |
0 |
T5 |
317268 |
316672 |
0 |
0 |
T6 |
20606 |
20100 |
0 |
0 |
T17 |
69501 |
68591 |
0 |
0 |
T18 |
170394 |
169992 |
0 |
0 |
T19 |
81370 |
80227 |
0 |
0 |
T31 |
713090 |
712614 |
0 |
0 |
T114 |
71551 |
71070 |
0 |
0 |
T142 |
21364 |
20475 |
0 |
0 |
T165 |
16645 |
16173 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T11 |
1 | 1 | Covered | T8,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T11 |
1 | 1 | Covered | T8,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T11 |
0 |
0 |
1 |
Covered |
T8,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T11 |
0 |
0 |
1 |
Covered |
T8,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
1147 |
0 |
0 |
T8 |
294737 |
400 |
0 |
0 |
T11 |
0 |
747 |
0 |
0 |
T51 |
47030 |
0 |
0 |
0 |
T76 |
49067 |
0 |
0 |
0 |
T203 |
9872 |
0 |
0 |
0 |
T355 |
63617 |
0 |
0 |
0 |
T419 |
34589 |
0 |
0 |
0 |
T420 |
17358 |
0 |
0 |
0 |
T421 |
56390 |
0 |
0 |
0 |
T422 |
97273 |
0 |
0 |
0 |
T423 |
57150 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1614086 |
1421491 |
0 |
0 |
T4 |
399 |
228 |
0 |
0 |
T5 |
4877 |
4695 |
0 |
0 |
T6 |
401 |
229 |
0 |
0 |
T17 |
791 |
619 |
0 |
0 |
T18 |
1687 |
1513 |
0 |
0 |
T19 |
1515 |
1274 |
0 |
0 |
T31 |
6186 |
6012 |
0 |
0 |
T114 |
1017 |
844 |
0 |
0 |
T142 |
343 |
171 |
0 |
0 |
T165 |
376 |
204 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
3 |
0 |
0 |
T8 |
294737 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T51 |
47030 |
0 |
0 |
0 |
T76 |
49067 |
0 |
0 |
0 |
T203 |
9872 |
0 |
0 |
0 |
T355 |
63617 |
0 |
0 |
0 |
T419 |
34589 |
0 |
0 |
0 |
T420 |
17358 |
0 |
0 |
0 |
T421 |
56390 |
0 |
0 |
0 |
T422 |
97273 |
0 |
0 |
0 |
T423 |
57150 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
127042128 |
0 |
0 |
T4 |
23419 |
22883 |
0 |
0 |
T5 |
317268 |
316672 |
0 |
0 |
T6 |
20606 |
20100 |
0 |
0 |
T17 |
69501 |
68591 |
0 |
0 |
T18 |
170394 |
169992 |
0 |
0 |
T19 |
81370 |
80227 |
0 |
0 |
T31 |
713090 |
712614 |
0 |
0 |
T114 |
71551 |
71070 |
0 |
0 |
T142 |
21364 |
20475 |
0 |
0 |
T165 |
16645 |
16173 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T11 |
1 | 1 | Covered | T8,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T11 |
1 | 1 | Covered | T8,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T11 |
0 |
0 |
1 |
Covered |
T8,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T11 |
0 |
0 |
1 |
Covered |
T8,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
1102 |
0 |
0 |
T8 |
294737 |
399 |
0 |
0 |
T11 |
0 |
703 |
0 |
0 |
T51 |
47030 |
0 |
0 |
0 |
T76 |
49067 |
0 |
0 |
0 |
T203 |
9872 |
0 |
0 |
0 |
T355 |
63617 |
0 |
0 |
0 |
T419 |
34589 |
0 |
0 |
0 |
T420 |
17358 |
0 |
0 |
0 |
T421 |
56390 |
0 |
0 |
0 |
T422 |
97273 |
0 |
0 |
0 |
T423 |
57150 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1614086 |
1421491 |
0 |
0 |
T4 |
399 |
228 |
0 |
0 |
T5 |
4877 |
4695 |
0 |
0 |
T6 |
401 |
229 |
0 |
0 |
T17 |
791 |
619 |
0 |
0 |
T18 |
1687 |
1513 |
0 |
0 |
T19 |
1515 |
1274 |
0 |
0 |
T31 |
6186 |
6012 |
0 |
0 |
T114 |
1017 |
844 |
0 |
0 |
T142 |
343 |
171 |
0 |
0 |
T165 |
376 |
204 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
3 |
0 |
0 |
T8 |
294737 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T51 |
47030 |
0 |
0 |
0 |
T76 |
49067 |
0 |
0 |
0 |
T203 |
9872 |
0 |
0 |
0 |
T355 |
63617 |
0 |
0 |
0 |
T419 |
34589 |
0 |
0 |
0 |
T420 |
17358 |
0 |
0 |
0 |
T421 |
56390 |
0 |
0 |
0 |
T422 |
97273 |
0 |
0 |
0 |
T423 |
57150 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
127042128 |
0 |
0 |
T4 |
23419 |
22883 |
0 |
0 |
T5 |
317268 |
316672 |
0 |
0 |
T6 |
20606 |
20100 |
0 |
0 |
T17 |
69501 |
68591 |
0 |
0 |
T18 |
170394 |
169992 |
0 |
0 |
T19 |
81370 |
80227 |
0 |
0 |
T31 |
713090 |
712614 |
0 |
0 |
T114 |
71551 |
71070 |
0 |
0 |
T142 |
21364 |
20475 |
0 |
0 |
T165 |
16645 |
16173 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T11 |
1 | 1 | Covered | T8,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T11 |
1 | 1 | Covered | T8,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T11 |
0 |
0 |
1 |
Covered |
T8,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T11 |
0 |
0 |
1 |
Covered |
T8,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
1143 |
0 |
0 |
T8 |
294737 |
468 |
0 |
0 |
T11 |
0 |
675 |
0 |
0 |
T51 |
47030 |
0 |
0 |
0 |
T76 |
49067 |
0 |
0 |
0 |
T203 |
9872 |
0 |
0 |
0 |
T355 |
63617 |
0 |
0 |
0 |
T419 |
34589 |
0 |
0 |
0 |
T420 |
17358 |
0 |
0 |
0 |
T421 |
56390 |
0 |
0 |
0 |
T422 |
97273 |
0 |
0 |
0 |
T423 |
57150 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1614086 |
1421491 |
0 |
0 |
T4 |
399 |
228 |
0 |
0 |
T5 |
4877 |
4695 |
0 |
0 |
T6 |
401 |
229 |
0 |
0 |
T17 |
791 |
619 |
0 |
0 |
T18 |
1687 |
1513 |
0 |
0 |
T19 |
1515 |
1274 |
0 |
0 |
T31 |
6186 |
6012 |
0 |
0 |
T114 |
1017 |
844 |
0 |
0 |
T142 |
343 |
171 |
0 |
0 |
T165 |
376 |
204 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
3 |
0 |
0 |
T8 |
294737 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T51 |
47030 |
0 |
0 |
0 |
T76 |
49067 |
0 |
0 |
0 |
T203 |
9872 |
0 |
0 |
0 |
T355 |
63617 |
0 |
0 |
0 |
T419 |
34589 |
0 |
0 |
0 |
T420 |
17358 |
0 |
0 |
0 |
T421 |
56390 |
0 |
0 |
0 |
T422 |
97273 |
0 |
0 |
0 |
T423 |
57150 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
127042128 |
0 |
0 |
T4 |
23419 |
22883 |
0 |
0 |
T5 |
317268 |
316672 |
0 |
0 |
T6 |
20606 |
20100 |
0 |
0 |
T17 |
69501 |
68591 |
0 |
0 |
T18 |
170394 |
169992 |
0 |
0 |
T19 |
81370 |
80227 |
0 |
0 |
T31 |
713090 |
712614 |
0 |
0 |
T114 |
71551 |
71070 |
0 |
0 |
T142 |
21364 |
20475 |
0 |
0 |
T165 |
16645 |
16173 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T11 |
1 | 1 | Covered | T8,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T11 |
1 | 1 | Covered | T8,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T11 |
0 |
0 |
1 |
Covered |
T8,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T11 |
0 |
0 |
1 |
Covered |
T8,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
1148 |
0 |
0 |
T8 |
294737 |
442 |
0 |
0 |
T11 |
0 |
706 |
0 |
0 |
T51 |
47030 |
0 |
0 |
0 |
T76 |
49067 |
0 |
0 |
0 |
T203 |
9872 |
0 |
0 |
0 |
T355 |
63617 |
0 |
0 |
0 |
T419 |
34589 |
0 |
0 |
0 |
T420 |
17358 |
0 |
0 |
0 |
T421 |
56390 |
0 |
0 |
0 |
T422 |
97273 |
0 |
0 |
0 |
T423 |
57150 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1614086 |
1421491 |
0 |
0 |
T4 |
399 |
228 |
0 |
0 |
T5 |
4877 |
4695 |
0 |
0 |
T6 |
401 |
229 |
0 |
0 |
T17 |
791 |
619 |
0 |
0 |
T18 |
1687 |
1513 |
0 |
0 |
T19 |
1515 |
1274 |
0 |
0 |
T31 |
6186 |
6012 |
0 |
0 |
T114 |
1017 |
844 |
0 |
0 |
T142 |
343 |
171 |
0 |
0 |
T165 |
376 |
204 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
3 |
0 |
0 |
T8 |
294737 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T51 |
47030 |
0 |
0 |
0 |
T76 |
49067 |
0 |
0 |
0 |
T203 |
9872 |
0 |
0 |
0 |
T355 |
63617 |
0 |
0 |
0 |
T419 |
34589 |
0 |
0 |
0 |
T420 |
17358 |
0 |
0 |
0 |
T421 |
56390 |
0 |
0 |
0 |
T422 |
97273 |
0 |
0 |
0 |
T423 |
57150 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
127042128 |
0 |
0 |
T4 |
23419 |
22883 |
0 |
0 |
T5 |
317268 |
316672 |
0 |
0 |
T6 |
20606 |
20100 |
0 |
0 |
T17 |
69501 |
68591 |
0 |
0 |
T18 |
170394 |
169992 |
0 |
0 |
T19 |
81370 |
80227 |
0 |
0 |
T31 |
713090 |
712614 |
0 |
0 |
T114 |
71551 |
71070 |
0 |
0 |
T142 |
21364 |
20475 |
0 |
0 |
T165 |
16645 |
16173 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T11 |
1 | 1 | Covered | T8,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T11 |
1 | 1 | Covered | T8,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T11 |
0 |
0 |
1 |
Covered |
T8,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T11 |
0 |
0 |
1 |
Covered |
T8,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
1186 |
0 |
0 |
T8 |
294737 |
369 |
0 |
0 |
T11 |
0 |
817 |
0 |
0 |
T51 |
47030 |
0 |
0 |
0 |
T76 |
49067 |
0 |
0 |
0 |
T203 |
9872 |
0 |
0 |
0 |
T355 |
63617 |
0 |
0 |
0 |
T419 |
34589 |
0 |
0 |
0 |
T420 |
17358 |
0 |
0 |
0 |
T421 |
56390 |
0 |
0 |
0 |
T422 |
97273 |
0 |
0 |
0 |
T423 |
57150 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1614086 |
1421491 |
0 |
0 |
T4 |
399 |
228 |
0 |
0 |
T5 |
4877 |
4695 |
0 |
0 |
T6 |
401 |
229 |
0 |
0 |
T17 |
791 |
619 |
0 |
0 |
T18 |
1687 |
1513 |
0 |
0 |
T19 |
1515 |
1274 |
0 |
0 |
T31 |
6186 |
6012 |
0 |
0 |
T114 |
1017 |
844 |
0 |
0 |
T142 |
343 |
171 |
0 |
0 |
T165 |
376 |
204 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
3 |
0 |
0 |
T8 |
294737 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T51 |
47030 |
0 |
0 |
0 |
T76 |
49067 |
0 |
0 |
0 |
T203 |
9872 |
0 |
0 |
0 |
T355 |
63617 |
0 |
0 |
0 |
T419 |
34589 |
0 |
0 |
0 |
T420 |
17358 |
0 |
0 |
0 |
T421 |
56390 |
0 |
0 |
0 |
T422 |
97273 |
0 |
0 |
0 |
T423 |
57150 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
127042128 |
0 |
0 |
T4 |
23419 |
22883 |
0 |
0 |
T5 |
317268 |
316672 |
0 |
0 |
T6 |
20606 |
20100 |
0 |
0 |
T17 |
69501 |
68591 |
0 |
0 |
T18 |
170394 |
169992 |
0 |
0 |
T19 |
81370 |
80227 |
0 |
0 |
T31 |
713090 |
712614 |
0 |
0 |
T114 |
71551 |
71070 |
0 |
0 |
T142 |
21364 |
20475 |
0 |
0 |
T165 |
16645 |
16173 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T8 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T8 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T8 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T8 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T8 |
0 |
0 |
1 |
Covered |
T1,T2,T8 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T8 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
13785 |
0 |
0 |
T1 |
43459 |
792 |
0 |
0 |
T2 |
0 |
1564 |
0 |
0 |
T7 |
0 |
822 |
0 |
0 |
T8 |
0 |
454 |
0 |
0 |
T13 |
0 |
1777 |
0 |
0 |
T14 |
0 |
350 |
0 |
0 |
T16 |
0 |
1480 |
0 |
0 |
T21 |
96982 |
0 |
0 |
0 |
T34 |
240662 |
0 |
0 |
0 |
T59 |
49246 |
0 |
0 |
0 |
T100 |
147495 |
0 |
0 |
0 |
T107 |
125291 |
0 |
0 |
0 |
T137 |
117634 |
0 |
0 |
0 |
T176 |
0 |
786 |
0 |
0 |
T177 |
0 |
931 |
0 |
0 |
T178 |
0 |
686 |
0 |
0 |
T179 |
23090 |
0 |
0 |
0 |
T180 |
26753 |
0 |
0 |
0 |
T181 |
42132 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1614086 |
1421491 |
0 |
0 |
T4 |
399 |
228 |
0 |
0 |
T5 |
4877 |
4695 |
0 |
0 |
T6 |
401 |
229 |
0 |
0 |
T17 |
791 |
619 |
0 |
0 |
T18 |
1687 |
1513 |
0 |
0 |
T19 |
1515 |
1274 |
0 |
0 |
T31 |
6186 |
6012 |
0 |
0 |
T114 |
1017 |
844 |
0 |
0 |
T142 |
343 |
171 |
0 |
0 |
T165 |
376 |
204 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
35 |
0 |
0 |
T1 |
43459 |
2 |
0 |
0 |
T2 |
0 |
4 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
T15 |
0 |
5 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T21 |
96982 |
0 |
0 |
0 |
T34 |
240662 |
0 |
0 |
0 |
T59 |
49246 |
0 |
0 |
0 |
T100 |
147495 |
0 |
0 |
0 |
T107 |
125291 |
0 |
0 |
0 |
T137 |
117634 |
0 |
0 |
0 |
T176 |
0 |
2 |
0 |
0 |
T177 |
0 |
2 |
0 |
0 |
T178 |
0 |
2 |
0 |
0 |
T179 |
23090 |
0 |
0 |
0 |
T180 |
26753 |
0 |
0 |
0 |
T181 |
42132 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127717165 |
127042128 |
0 |
0 |
T4 |
23419 |
22883 |
0 |
0 |
T5 |
317268 |
316672 |
0 |
0 |
T6 |
20606 |
20100 |
0 |
0 |
T17 |
69501 |
68591 |
0 |
0 |
T18 |
170394 |
169992 |
0 |
0 |
T19 |
81370 |
80227 |
0 |
0 |
T31 |
713090 |
712614 |
0 |
0 |
T114 |
71551 |
71070 |
0 |
0 |
T142 |
21364 |
20475 |
0 |
0 |
T165 |
16645 |
16173 |
0 |
0 |