Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T21,T46,T24 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T46,T24 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T1 |
1 | 1 | Covered | T21,T46,T24 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
12263 |
11803 |
0 |
0 |
selKnown1 |
116938 |
115604 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12263 |
11803 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T25 |
149 |
148 |
0 |
0 |
T42 |
26 |
24 |
0 |
0 |
T43 |
19 |
17 |
0 |
0 |
T44 |
16 |
14 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T63 |
0 |
5 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T65 |
0 |
5 |
0 |
0 |
T69 |
1 |
0 |
0 |
0 |
T70 |
1 |
0 |
0 |
0 |
T73 |
43 |
42 |
0 |
0 |
T74 |
30 |
29 |
0 |
0 |
T75 |
63 |
62 |
0 |
0 |
T178 |
0 |
5 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
T189 |
26 |
24 |
0 |
0 |
T190 |
5 |
4 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
4 |
3 |
0 |
0 |
T193 |
5 |
4 |
0 |
0 |
T194 |
5 |
4 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116938 |
115604 |
0 |
0 |
T1 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T17 |
5 |
4 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T42 |
37 |
35 |
0 |
0 |
T43 |
28 |
26 |
0 |
0 |
T44 |
27 |
25 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
545 |
544 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T89 |
1 |
0 |
0 |
0 |
T98 |
0 |
1 |
0 |
0 |
T100 |
0 |
3 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T114 |
0 |
4 |
0 |
0 |
T189 |
17 |
29 |
0 |
0 |
T190 |
12 |
27 |
0 |
0 |
T191 |
17 |
37 |
0 |
0 |
T192 |
5 |
13 |
0 |
0 |
T193 |
13 |
28 |
0 |
0 |
T194 |
19 |
42 |
0 |
0 |
T195 |
23 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T20,T59 |
0 | 1 | Covered | T19,T20,T59 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T1 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T19,T20,T59 |
1 | 1 | Covered | T19,T20,T59 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
874 |
752 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T63 |
0 |
5 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T65 |
0 |
5 |
0 |
0 |
T69 |
1 |
0 |
0 |
0 |
T70 |
1 |
0 |
0 |
0 |
T73 |
43 |
42 |
0 |
0 |
T74 |
30 |
29 |
0 |
0 |
T75 |
63 |
62 |
0 |
0 |
T178 |
0 |
5 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1763 |
762 |
0 |
0 |
T1 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T17 |
5 |
4 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T89 |
1 |
0 |
0 |
0 |
T98 |
0 |
1 |
0 |
0 |
T100 |
0 |
3 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T114 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T21,T25,T196 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T46,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T1 |
1 | 1 | Covered | T21,T25,T196 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1774 |
1757 |
0 |
0 |
selKnown1 |
720 |
703 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1774 |
1757 |
0 |
0 |
T25 |
149 |
148 |
0 |
0 |
T26 |
19 |
18 |
0 |
0 |
T42 |
19 |
18 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T44 |
10 |
9 |
0 |
0 |
T189 |
19 |
18 |
0 |
0 |
T196 |
134 |
133 |
0 |
0 |
T197 |
1115 |
1114 |
0 |
0 |
T198 |
19 |
18 |
0 |
0 |
T199 |
224 |
223 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
720 |
703 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T42 |
18 |
17 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T44 |
14 |
13 |
0 |
0 |
T46 |
545 |
544 |
0 |
0 |
T189 |
0 |
13 |
0 |
0 |
T190 |
0 |
16 |
0 |
0 |
T191 |
0 |
21 |
0 |
0 |
T192 |
0 |
9 |
0 |
0 |
T193 |
0 |
16 |
0 |
0 |
T194 |
0 |
24 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T46,T22,T42 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T1 |
1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58 |
45 |
0 |
0 |
T42 |
7 |
6 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
6 |
5 |
0 |
0 |
T189 |
7 |
6 |
0 |
0 |
T190 |
5 |
4 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
4 |
3 |
0 |
0 |
T193 |
5 |
4 |
0 |
0 |
T194 |
5 |
4 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153 |
141 |
0 |
0 |
T42 |
19 |
18 |
0 |
0 |
T43 |
13 |
12 |
0 |
0 |
T44 |
13 |
12 |
0 |
0 |
T189 |
17 |
16 |
0 |
0 |
T190 |
12 |
11 |
0 |
0 |
T191 |
17 |
16 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
13 |
12 |
0 |
0 |
T194 |
19 |
18 |
0 |
0 |
T195 |
23 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T21,T25,T196 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T46,T24,T47 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T1 |
1 | 1 | Covered | T21,T25,T196 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1859 |
1841 |
0 |
0 |
selKnown1 |
177 |
164 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1859 |
1841 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
155 |
154 |
0 |
0 |
T26 |
19 |
18 |
0 |
0 |
T42 |
22 |
21 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
8 |
7 |
0 |
0 |
T189 |
0 |
17 |
0 |
0 |
T196 |
139 |
138 |
0 |
0 |
T197 |
1166 |
1165 |
0 |
0 |
T198 |
19 |
18 |
0 |
0 |
T199 |
239 |
238 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
177 |
164 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T42 |
18 |
17 |
0 |
0 |
T43 |
12 |
11 |
0 |
0 |
T44 |
7 |
6 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T189 |
15 |
14 |
0 |
0 |
T190 |
26 |
25 |
0 |
0 |
T191 |
22 |
21 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
0 |
14 |
0 |
0 |
T194 |
0 |
29 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T46,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T1 |
1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56 |
43 |
0 |
0 |
T42 |
6 |
5 |
0 |
0 |
T43 |
4 |
3 |
0 |
0 |
T44 |
3 |
2 |
0 |
0 |
T189 |
6 |
5 |
0 |
0 |
T190 |
11 |
10 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
4 |
3 |
0 |
0 |
T193 |
6 |
5 |
0 |
0 |
T194 |
5 |
4 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156 |
142 |
0 |
0 |
T42 |
13 |
12 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T44 |
5 |
4 |
0 |
0 |
T189 |
16 |
15 |
0 |
0 |
T190 |
20 |
19 |
0 |
0 |
T191 |
17 |
16 |
0 |
0 |
T192 |
6 |
5 |
0 |
0 |
T193 |
18 |
17 |
0 |
0 |
T194 |
27 |
26 |
0 |
0 |
T195 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T21,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T43,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T1 |
1 | 1 | Covered | T21,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2096 |
2078 |
0 |
0 |
selKnown1 |
153 |
143 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2096 |
2078 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
282 |
281 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T42 |
19 |
18 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
11 |
10 |
0 |
0 |
T189 |
0 |
17 |
0 |
0 |
T190 |
0 |
9 |
0 |
0 |
T191 |
0 |
5 |
0 |
0 |
T196 |
273 |
272 |
0 |
0 |
T197 |
1099 |
1098 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
328 |
327 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153 |
143 |
0 |
0 |
T42 |
27 |
26 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
9 |
8 |
0 |
0 |
T189 |
15 |
14 |
0 |
0 |
T190 |
24 |
23 |
0 |
0 |
T191 |
14 |
13 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T193 |
14 |
13 |
0 |
0 |
T194 |
13 |
12 |
0 |
0 |
T195 |
22 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T21,T22,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T42 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T1 |
1 | 1 | Covered | T21,T22,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73 |
56 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
3 |
2 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
2 |
1 |
0 |
0 |
T44 |
6 |
5 |
0 |
0 |
T189 |
8 |
7 |
0 |
0 |
T190 |
14 |
13 |
0 |
0 |
T191 |
0 |
3 |
0 |
0 |
T196 |
3 |
2 |
0 |
0 |
T197 |
3 |
2 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128 |
116 |
0 |
0 |
T42 |
16 |
15 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
6 |
5 |
0 |
0 |
T189 |
14 |
13 |
0 |
0 |
T190 |
19 |
18 |
0 |
0 |
T191 |
15 |
14 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
13 |
12 |
0 |
0 |
T194 |
9 |
8 |
0 |
0 |
T195 |
21 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T21,T22,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T46,T42,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T1 |
1 | 1 | Covered | T21,T22,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2181 |
2162 |
0 |
0 |
selKnown1 |
317 |
306 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2181 |
2162 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
287 |
286 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T42 |
19 |
18 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
9 |
8 |
0 |
0 |
T189 |
0 |
16 |
0 |
0 |
T190 |
0 |
15 |
0 |
0 |
T191 |
0 |
7 |
0 |
0 |
T196 |
277 |
276 |
0 |
0 |
T197 |
1150 |
1149 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
343 |
342 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
317 |
306 |
0 |
0 |
T42 |
23 |
22 |
0 |
0 |
T43 |
12 |
11 |
0 |
0 |
T44 |
12 |
11 |
0 |
0 |
T46 |
156 |
155 |
0 |
0 |
T189 |
12 |
11 |
0 |
0 |
T190 |
19 |
18 |
0 |
0 |
T191 |
19 |
18 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
15 |
14 |
0 |
0 |
T194 |
23 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T1 |
0 | 1 | Covered | T21,T22,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T46,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T1 |
1 | 1 | Covered | T21,T22,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69 |
52 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
3 |
2 |
0 |
0 |
T42 |
7 |
6 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
7 |
6 |
0 |
0 |
T189 |
9 |
8 |
0 |
0 |
T190 |
8 |
7 |
0 |
0 |
T191 |
0 |
2 |
0 |
0 |
T196 |
3 |
2 |
0 |
0 |
T197 |
3 |
2 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138 |
124 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T44 |
9 |
8 |
0 |
0 |
T189 |
8 |
7 |
0 |
0 |
T190 |
15 |
14 |
0 |
0 |
T191 |
22 |
21 |
0 |
0 |
T192 |
6 |
5 |
0 |
0 |
T193 |
12 |
11 |
0 |
0 |
T194 |
14 |
13 |
0 |
0 |
T195 |
22 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T20,T21 |
0 | 1 | Covered | T21,T46,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T46,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T21,T46,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
754 |
733 |
0 |
0 |
selKnown1 |
1619 |
1593 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
754 |
733 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T42 |
5 |
4 |
0 |
0 |
T43 |
20 |
19 |
0 |
0 |
T44 |
0 |
18 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T189 |
0 |
38 |
0 |
0 |
T190 |
0 |
21 |
0 |
0 |
T191 |
0 |
21 |
0 |
0 |
T192 |
0 |
10 |
0 |
0 |
T193 |
0 |
20 |
0 |
0 |
T194 |
0 |
28 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1619 |
1593 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T25 |
113 |
112 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T42 |
0 |
20 |
0 |
0 |
T43 |
0 |
11 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T189 |
0 |
15 |
0 |
0 |
T190 |
0 |
12 |
0 |
0 |
T191 |
0 |
1 |
0 |
0 |
T196 |
99 |
98 |
0 |
0 |
T197 |
1099 |
1098 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
0 |
187 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T20,T21 |
0 | 1 | Covered | T21,T46,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T46,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T21,T46,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
750 |
729 |
0 |
0 |
selKnown1 |
1614 |
1588 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
750 |
729 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T42 |
5 |
4 |
0 |
0 |
T43 |
20 |
19 |
0 |
0 |
T44 |
0 |
17 |
0 |
0 |
T46 |
546 |
545 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T189 |
0 |
37 |
0 |
0 |
T190 |
0 |
22 |
0 |
0 |
T191 |
0 |
20 |
0 |
0 |
T192 |
0 |
10 |
0 |
0 |
T193 |
0 |
20 |
0 |
0 |
T194 |
0 |
27 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1614 |
1588 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T25 |
113 |
112 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T42 |
0 |
21 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
0 |
5 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T189 |
0 |
14 |
0 |
0 |
T190 |
0 |
11 |
0 |
0 |
T191 |
0 |
1 |
0 |
0 |
T196 |
99 |
98 |
0 |
0 |
T197 |
1099 |
1098 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
0 |
187 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T20,T21 |
0 | 1 | Covered | T46,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T46,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T46,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
224 |
199 |
0 |
0 |
selKnown1 |
1677 |
1650 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
224 |
199 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T42 |
0 |
23 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
8 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T189 |
0 |
23 |
0 |
0 |
T190 |
0 |
37 |
0 |
0 |
T191 |
0 |
29 |
0 |
0 |
T192 |
0 |
15 |
0 |
0 |
T193 |
0 |
13 |
0 |
0 |
T194 |
0 |
36 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1677 |
1650 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
118 |
117 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T189 |
0 |
12 |
0 |
0 |
T190 |
0 |
8 |
0 |
0 |
T191 |
0 |
4 |
0 |
0 |
T196 |
103 |
102 |
0 |
0 |
T197 |
1150 |
1149 |
0 |
0 |
T199 |
0 |
202 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T20,T21 |
0 | 1 | Covered | T46,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T46,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T46,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
223 |
198 |
0 |
0 |
selKnown1 |
1681 |
1654 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
223 |
198 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T42 |
0 |
24 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
7 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T189 |
0 |
21 |
0 |
0 |
T190 |
0 |
35 |
0 |
0 |
T191 |
0 |
29 |
0 |
0 |
T192 |
0 |
17 |
0 |
0 |
T193 |
0 |
14 |
0 |
0 |
T194 |
0 |
36 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1681 |
1654 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
118 |
117 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T42 |
0 |
16 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T189 |
0 |
15 |
0 |
0 |
T190 |
0 |
7 |
0 |
0 |
T191 |
0 |
4 |
0 |
0 |
T196 |
103 |
102 |
0 |
0 |
T197 |
1150 |
1149 |
0 |
0 |
T199 |
0 |
202 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T20,T21 |
0 | 1 | Covered | T23,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T25,T196 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T23,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
164 |
147 |
0 |
0 |
selKnown1 |
26608 |
26578 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164 |
147 |
0 |
0 |
T42 |
27 |
26 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
16 |
15 |
0 |
0 |
T189 |
13 |
12 |
0 |
0 |
T190 |
29 |
28 |
0 |
0 |
T191 |
13 |
12 |
0 |
0 |
T192 |
10 |
9 |
0 |
0 |
T193 |
11 |
10 |
0 |
0 |
T194 |
12 |
11 |
0 |
0 |
T195 |
16 |
15 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26608 |
26578 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
315 |
314 |
0 |
0 |
T26 |
18 |
17 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T88 |
4002 |
4001 |
0 |
0 |
T145 |
1425 |
1424 |
0 |
0 |
T146 |
1669 |
1668 |
0 |
0 |
T196 |
306 |
305 |
0 |
0 |
T201 |
2012 |
2011 |
0 |
0 |
T202 |
0 |
4722 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T20,T21 |
0 | 1 | Covered | T23,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T25,T196 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T23,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
165 |
148 |
0 |
0 |
selKnown1 |
26609 |
26579 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165 |
148 |
0 |
0 |
T42 |
26 |
25 |
0 |
0 |
T43 |
9 |
8 |
0 |
0 |
T44 |
15 |
14 |
0 |
0 |
T189 |
13 |
12 |
0 |
0 |
T190 |
29 |
28 |
0 |
0 |
T191 |
12 |
11 |
0 |
0 |
T192 |
10 |
9 |
0 |
0 |
T193 |
12 |
11 |
0 |
0 |
T194 |
13 |
12 |
0 |
0 |
T195 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26609 |
26579 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
315 |
314 |
0 |
0 |
T26 |
18 |
17 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T88 |
4002 |
4001 |
0 |
0 |
T145 |
1425 |
1424 |
0 |
0 |
T146 |
1669 |
1668 |
0 |
0 |
T196 |
306 |
305 |
0 |
0 |
T201 |
2012 |
2011 |
0 |
0 |
T202 |
0 |
4722 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T20,T203 |
0 | 1 | Covered | T203,T31,T46 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T20,T203 |
1 | 1 | Covered | T203,T31,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
469 |
429 |
0 |
0 |
selKnown1 |
26714 |
26682 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469 |
429 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T46 |
151 |
150 |
0 |
0 |
T203 |
2 |
1 |
0 |
0 |
T204 |
35 |
34 |
0 |
0 |
T205 |
29 |
28 |
0 |
0 |
T206 |
0 |
7 |
0 |
0 |
T207 |
0 |
1 |
0 |
0 |
T208 |
0 |
32 |
0 |
0 |
T209 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26714 |
26682 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
321 |
320 |
0 |
0 |
T26 |
18 |
17 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T88 |
4002 |
4001 |
0 |
0 |
T145 |
1425 |
1424 |
0 |
0 |
T146 |
0 |
1668 |
0 |
0 |
T196 |
311 |
310 |
0 |
0 |
T201 |
0 |
2011 |
0 |
0 |
T202 |
0 |
4722 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T20,T203 |
0 | 1 | Covered | T203,T31,T46 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T22,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T20,T203 |
1 | 1 | Covered | T203,T31,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
474 |
434 |
0 |
0 |
selKnown1 |
26711 |
26679 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474 |
434 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T46 |
151 |
150 |
0 |
0 |
T203 |
2 |
1 |
0 |
0 |
T204 |
35 |
34 |
0 |
0 |
T205 |
29 |
28 |
0 |
0 |
T206 |
0 |
7 |
0 |
0 |
T207 |
0 |
1 |
0 |
0 |
T208 |
0 |
32 |
0 |
0 |
T209 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26711 |
26679 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
321 |
320 |
0 |
0 |
T26 |
18 |
17 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T88 |
4002 |
4001 |
0 |
0 |
T145 |
1425 |
1424 |
0 |
0 |
T146 |
0 |
1668 |
0 |
0 |
T196 |
311 |
310 |
0 |
0 |
T201 |
0 |
2011 |
0 |
0 |
T202 |
0 |
4722 |
0 |
0 |