Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T6,T7,T8 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T1 |
| 1 | 0 | Covered | T1,T6,T7 |
| 1 | 1 | Covered | T1,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T6,T7 |
| 1 | 1 | Covered | T1,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T1 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T16,T10,T15 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T1 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T3 |
| 1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T1 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T1 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T1 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2087706 |
0 |
0 |
| T1 |
52420 |
900 |
0 |
0 |
| T2 |
0 |
784 |
0 |
0 |
| T3 |
0 |
1285 |
0 |
0 |
| T8 |
286899 |
1170 |
0 |
0 |
| T10 |
26122 |
1218 |
0 |
0 |
| T11 |
0 |
2828 |
0 |
0 |
| T12 |
0 |
373 |
0 |
0 |
| T14 |
0 |
1528 |
0 |
0 |
| T15 |
0 |
336 |
0 |
0 |
| T17 |
185215 |
0 |
0 |
0 |
| T18 |
299460 |
0 |
0 |
0 |
| T19 |
280999 |
0 |
0 |
0 |
| T20 |
275989 |
0 |
0 |
0 |
| T35 |
146328 |
0 |
0 |
0 |
| T45 |
54997 |
0 |
0 |
0 |
| T56 |
308329 |
0 |
0 |
0 |
| T57 |
532486 |
0 |
0 |
0 |
| T89 |
155715 |
0 |
0 |
0 |
| T101 |
0 |
789 |
0 |
0 |
| T102 |
0 |
902 |
0 |
0 |
| T103 |
71163 |
0 |
0 |
0 |
| T135 |
17194 |
0 |
0 |
0 |
| T136 |
0 |
8314 |
0 |
0 |
| T137 |
0 |
7164 |
0 |
0 |
| T138 |
0 |
690 |
0 |
0 |
| T228 |
101556 |
0 |
0 |
0 |
| T315 |
100771 |
0 |
0 |
0 |
| T376 |
0 |
4110 |
0 |
0 |
| T377 |
0 |
1862 |
0 |
0 |
| T378 |
0 |
1320 |
0 |
0 |
| T379 |
0 |
1230 |
0 |
0 |
| T380 |
0 |
837 |
0 |
0 |
| T399 |
0 |
1679 |
0 |
0 |
| T406 |
0 |
1364 |
0 |
0 |
| T407 |
57449 |
0 |
0 |
0 |
| T408 |
59483 |
0 |
0 |
0 |
| T409 |
226512 |
0 |
0 |
0 |
| T410 |
10891 |
0 |
0 |
0 |
| T411 |
40814 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
46088300 |
40679600 |
0 |
0 |
| T1 |
33825 |
29475 |
0 |
0 |
| T4 |
22000 |
17650 |
0 |
0 |
| T5 |
8575 |
4225 |
0 |
0 |
| T17 |
56300 |
51850 |
0 |
0 |
| T18 |
69150 |
63325 |
0 |
0 |
| T19 |
64100 |
58175 |
0 |
0 |
| T20 |
63650 |
57800 |
0 |
0 |
| T56 |
68175 |
63900 |
0 |
0 |
| T57 |
118725 |
114375 |
0 |
0 |
| T89 |
38400 |
34050 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
5290 |
0 |
0 |
| T1 |
52420 |
2 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T8 |
286899 |
4 |
0 |
0 |
| T10 |
26122 |
2 |
0 |
0 |
| T11 |
0 |
8 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T17 |
185215 |
0 |
0 |
0 |
| T18 |
299460 |
0 |
0 |
0 |
| T19 |
280999 |
0 |
0 |
0 |
| T20 |
275989 |
0 |
0 |
0 |
| T35 |
146328 |
0 |
0 |
0 |
| T45 |
54997 |
0 |
0 |
0 |
| T56 |
308329 |
0 |
0 |
0 |
| T57 |
532486 |
0 |
0 |
0 |
| T89 |
155715 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T103 |
71163 |
0 |
0 |
0 |
| T135 |
17194 |
0 |
0 |
0 |
| T136 |
0 |
22 |
0 |
0 |
| T137 |
0 |
17 |
0 |
0 |
| T138 |
0 |
2 |
0 |
0 |
| T228 |
101556 |
0 |
0 |
0 |
| T315 |
100771 |
0 |
0 |
0 |
| T376 |
0 |
11 |
0 |
0 |
| T377 |
0 |
6 |
0 |
0 |
| T378 |
0 |
3 |
0 |
0 |
| T379 |
0 |
3 |
0 |
0 |
| T380 |
0 |
3 |
0 |
0 |
| T399 |
0 |
4 |
0 |
0 |
| T406 |
0 |
4 |
0 |
0 |
| T407 |
57449 |
0 |
0 |
0 |
| T408 |
59483 |
0 |
0 |
0 |
| T409 |
226512 |
0 |
0 |
0 |
| T410 |
10891 |
0 |
0 |
0 |
| T411 |
40814 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
1310500 |
1297925 |
0 |
0 |
| T4 |
1971300 |
1950825 |
0 |
0 |
| T5 |
450425 |
433700 |
0 |
0 |
| T17 |
4630375 |
4611325 |
0 |
0 |
| T18 |
7486500 |
7463525 |
0 |
0 |
| T19 |
7024975 |
6988075 |
0 |
0 |
| T20 |
6899725 |
6875550 |
0 |
0 |
| T56 |
7708225 |
7687075 |
0 |
0 |
| T57 |
13312150 |
13303975 |
0 |
0 |
| T89 |
3892875 |
3880700 |
0 |
0 |