Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9596 |
0 |
0 |
| T1 |
32364 |
4 |
0 |
0 |
| T2 |
49152 |
2 |
0 |
0 |
| T3 |
0 |
7 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T11 |
0 |
7 |
0 |
0 |
| T13 |
23003 |
1 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
41383 |
0 |
0 |
0 |
| T62 |
67933 |
0 |
0 |
0 |
| T87 |
190920 |
14 |
0 |
0 |
| T111 |
0 |
2 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T113 |
20032 |
0 |
0 |
0 |
| T114 |
61656 |
0 |
0 |
0 |
| T115 |
48377 |
0 |
0 |
0 |
| T116 |
167295 |
0 |
0 |
0 |
| T117 |
62275 |
0 |
0 |
0 |
| T118 |
53470 |
0 |
0 |
0 |
| T135 |
698248 |
41 |
0 |
0 |
| T152 |
661492 |
24 |
0 |
0 |
| T153 |
1296786 |
74 |
0 |
0 |
| T366 |
620552 |
44 |
0 |
0 |
| T367 |
652324 |
33 |
0 |
0 |
| T375 |
613518 |
20 |
0 |
0 |
| T381 |
88458 |
7 |
0 |
0 |
| T390 |
1595068 |
5 |
0 |
0 |
| T391 |
659500 |
14 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9604 |
0 |
0 |
| T1 |
63180 |
5 |
0 |
0 |
| T2 |
94581 |
2 |
0 |
0 |
| T3 |
0 |
8 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T11 |
0 |
8 |
0 |
0 |
| T13 |
565 |
1 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
80486 |
0 |
0 |
0 |
| T62 |
132998 |
0 |
0 |
0 |
| T87 |
190920 |
14 |
0 |
0 |
| T111 |
0 |
2 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T113 |
38693 |
0 |
0 |
0 |
| T114 |
121308 |
0 |
0 |
0 |
| T115 |
95053 |
0 |
0 |
0 |
| T116 |
329853 |
0 |
0 |
0 |
| T117 |
121787 |
0 |
0 |
0 |
| T118 |
104828 |
0 |
0 |
0 |
| T135 |
698248 |
41 |
0 |
0 |
| T152 |
661492 |
24 |
0 |
0 |
| T153 |
1296786 |
74 |
0 |
0 |
| T366 |
620552 |
44 |
0 |
0 |
| T367 |
652324 |
33 |
0 |
0 |
| T375 |
613518 |
20 |
0 |
0 |
| T381 |
88458 |
7 |
0 |
0 |
| T390 |
1595068 |
5 |
0 |
0 |
| T391 |
659500 |
14 |
0 |
0 |