Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T11 |
| 1 | 0 | Covered | T1,T3,T11 |
| 1 | 1 | Covered | T1,T3,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T11 |
| 1 | 0 | Covered | T1,T3,T11 |
| 1 | 1 | Covered | T1,T3,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
236 |
0 |
0 |
| T1 |
516 |
2 |
0 |
0 |
| T2 |
1241 |
0 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T20 |
760 |
0 |
0 |
0 |
| T62 |
956 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T113 |
457 |
0 |
0 |
0 |
| T114 |
668 |
0 |
0 |
0 |
| T115 |
567 |
0 |
0 |
0 |
| T116 |
1579 |
0 |
0 |
0 |
| T117 |
921 |
0 |
0 |
0 |
| T118 |
704 |
0 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
6 |
0 |
0 |
| T153 |
0 |
15 |
0 |
0 |
| T366 |
0 |
6 |
0 |
0 |
| T367 |
0 |
1 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
236 |
0 |
0 |
| T1 |
31332 |
2 |
0 |
0 |
| T2 |
46670 |
0 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T20 |
39863 |
0 |
0 |
0 |
| T62 |
66021 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T113 |
19118 |
0 |
0 |
0 |
| T114 |
60320 |
0 |
0 |
0 |
| T115 |
47243 |
0 |
0 |
0 |
| T116 |
164137 |
0 |
0 |
0 |
| T117 |
60433 |
0 |
0 |
0 |
| T118 |
52062 |
0 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
6 |
0 |
0 |
| T153 |
0 |
15 |
0 |
0 |
| T366 |
0 |
6 |
0 |
0 |
| T367 |
0 |
1 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T11 |
| 1 | 0 | Covered | T1,T3,T11 |
| 1 | 1 | Covered | T1,T3,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T11 |
| 1 | 0 | Covered | T1,T3,T11 |
| 1 | 1 | Covered | T1,T3,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
236 |
0 |
0 |
| T1 |
31332 |
2 |
0 |
0 |
| T2 |
46670 |
0 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T20 |
39863 |
0 |
0 |
0 |
| T62 |
66021 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T113 |
19118 |
0 |
0 |
0 |
| T114 |
60320 |
0 |
0 |
0 |
| T115 |
47243 |
0 |
0 |
0 |
| T116 |
164137 |
0 |
0 |
0 |
| T117 |
60433 |
0 |
0 |
0 |
| T118 |
52062 |
0 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
6 |
0 |
0 |
| T153 |
0 |
15 |
0 |
0 |
| T366 |
0 |
6 |
0 |
0 |
| T367 |
0 |
1 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
236 |
0 |
0 |
| T1 |
516 |
2 |
0 |
0 |
| T2 |
1241 |
0 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T20 |
760 |
0 |
0 |
0 |
| T62 |
956 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T113 |
457 |
0 |
0 |
0 |
| T114 |
668 |
0 |
0 |
0 |
| T115 |
567 |
0 |
0 |
0 |
| T116 |
1579 |
0 |
0 |
0 |
| T117 |
921 |
0 |
0 |
0 |
| T118 |
704 |
0 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
6 |
0 |
0 |
| T153 |
0 |
15 |
0 |
0 |
| T366 |
0 |
6 |
0 |
0 |
| T367 |
0 |
1 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
223 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
8 |
0 |
0 |
| T152 |
3025 |
9 |
0 |
0 |
| T153 |
5688 |
13 |
0 |
0 |
| T366 |
2854 |
4 |
0 |
0 |
| T367 |
2977 |
10 |
0 |
0 |
| T375 |
2886 |
8 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
223 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
8 |
0 |
0 |
| T152 |
327721 |
9 |
0 |
0 |
| T153 |
642705 |
13 |
0 |
0 |
| T366 |
307422 |
4 |
0 |
0 |
| T367 |
323185 |
10 |
0 |
0 |
| T375 |
303873 |
8 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
223 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
8 |
0 |
0 |
| T152 |
327721 |
9 |
0 |
0 |
| T153 |
642705 |
13 |
0 |
0 |
| T366 |
307422 |
4 |
0 |
0 |
| T367 |
323185 |
10 |
0 |
0 |
| T375 |
303873 |
8 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
223 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
8 |
0 |
0 |
| T152 |
3025 |
9 |
0 |
0 |
| T153 |
5688 |
13 |
0 |
0 |
| T366 |
2854 |
4 |
0 |
0 |
| T367 |
2977 |
10 |
0 |
0 |
| T375 |
2886 |
8 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
157 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
7 |
0 |
0 |
| T152 |
3025 |
3 |
0 |
0 |
| T153 |
5688 |
9 |
0 |
0 |
| T367 |
2977 |
7 |
0 |
0 |
| T375 |
2886 |
6 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
5 |
0 |
0 |
| T394 |
1068 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
157 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
7 |
0 |
0 |
| T152 |
327721 |
3 |
0 |
0 |
| T153 |
642705 |
9 |
0 |
0 |
| T367 |
323185 |
7 |
0 |
0 |
| T375 |
303873 |
6 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
5 |
0 |
0 |
| T394 |
91655 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
157 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
7 |
0 |
0 |
| T152 |
327721 |
3 |
0 |
0 |
| T153 |
642705 |
9 |
0 |
0 |
| T367 |
323185 |
7 |
0 |
0 |
| T375 |
303873 |
6 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
5 |
0 |
0 |
| T394 |
91655 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
157 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
7 |
0 |
0 |
| T152 |
3025 |
3 |
0 |
0 |
| T153 |
5688 |
9 |
0 |
0 |
| T367 |
2977 |
7 |
0 |
0 |
| T375 |
2886 |
6 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
5 |
0 |
0 |
| T394 |
1068 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T87,T135 |
| 1 | 0 | Covered | T13,T87,T135 |
| 1 | 1 | Covered | T13,T87,T135 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T87,T135 |
| 1 | 0 | Covered | T13,T87,T135 |
| 1 | 1 | Covered | T13,T87,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
185 |
0 |
0 |
| T13 |
565 |
2 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T101 |
915 |
0 |
0 |
0 |
| T122 |
33242 |
0 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
5 |
0 |
0 |
| T153 |
0 |
15 |
0 |
0 |
| T366 |
0 |
4 |
0 |
0 |
| T367 |
0 |
1 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T395 |
509 |
0 |
0 |
0 |
| T396 |
482 |
0 |
0 |
0 |
| T397 |
2549 |
0 |
0 |
0 |
| T398 |
1728 |
0 |
0 |
0 |
| T399 |
969 |
0 |
0 |
0 |
| T400 |
809 |
0 |
0 |
0 |
| T401 |
1978 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
186 |
0 |
0 |
| T13 |
23003 |
3 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T101 |
62762 |
0 |
0 |
0 |
| T122 |
397585 |
0 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
5 |
0 |
0 |
| T153 |
0 |
15 |
0 |
0 |
| T366 |
0 |
4 |
0 |
0 |
| T367 |
0 |
1 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T395 |
37808 |
0 |
0 |
0 |
| T396 |
27603 |
0 |
0 |
0 |
| T397 |
153528 |
0 |
0 |
0 |
| T398 |
58650 |
0 |
0 |
0 |
| T399 |
68152 |
0 |
0 |
0 |
| T400 |
63796 |
0 |
0 |
0 |
| T401 |
161439 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T87,T135 |
| 1 | 0 | Covered | T13,T87,T135 |
| 1 | 1 | Covered | T13,T87,T135 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T87,T135 |
| 1 | 0 | Covered | T13,T87,T135 |
| 1 | 1 | Covered | T13,T87,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
185 |
0 |
0 |
| T13 |
23003 |
2 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T101 |
62762 |
0 |
0 |
0 |
| T122 |
397585 |
0 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
5 |
0 |
0 |
| T153 |
0 |
15 |
0 |
0 |
| T366 |
0 |
4 |
0 |
0 |
| T367 |
0 |
1 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T395 |
37808 |
0 |
0 |
0 |
| T396 |
27603 |
0 |
0 |
0 |
| T397 |
153528 |
0 |
0 |
0 |
| T398 |
58650 |
0 |
0 |
0 |
| T399 |
68152 |
0 |
0 |
0 |
| T400 |
63796 |
0 |
0 |
0 |
| T401 |
161439 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
185 |
0 |
0 |
| T13 |
565 |
2 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T101 |
915 |
0 |
0 |
0 |
| T122 |
33242 |
0 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
5 |
0 |
0 |
| T153 |
0 |
15 |
0 |
0 |
| T366 |
0 |
4 |
0 |
0 |
| T367 |
0 |
1 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T395 |
509 |
0 |
0 |
0 |
| T396 |
482 |
0 |
0 |
0 |
| T397 |
2549 |
0 |
0 |
0 |
| T398 |
1728 |
0 |
0 |
0 |
| T399 |
969 |
0 |
0 |
0 |
| T400 |
809 |
0 |
0 |
0 |
| T401 |
1978 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
216 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
5 |
0 |
0 |
| T152 |
3025 |
8 |
0 |
0 |
| T153 |
5688 |
12 |
0 |
0 |
| T366 |
2854 |
3 |
0 |
0 |
| T367 |
2977 |
4 |
0 |
0 |
| T375 |
2886 |
5 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
216 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
5 |
0 |
0 |
| T152 |
327721 |
8 |
0 |
0 |
| T153 |
642705 |
12 |
0 |
0 |
| T366 |
307422 |
3 |
0 |
0 |
| T367 |
323185 |
4 |
0 |
0 |
| T375 |
303873 |
5 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
216 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
5 |
0 |
0 |
| T152 |
327721 |
8 |
0 |
0 |
| T153 |
642705 |
12 |
0 |
0 |
| T366 |
307422 |
3 |
0 |
0 |
| T367 |
323185 |
4 |
0 |
0 |
| T375 |
303873 |
5 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
216 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
5 |
0 |
0 |
| T152 |
3025 |
8 |
0 |
0 |
| T153 |
5688 |
12 |
0 |
0 |
| T366 |
2854 |
3 |
0 |
0 |
| T367 |
2977 |
4 |
0 |
0 |
| T375 |
2886 |
5 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T14,T9 |
| 1 | 0 | Covered | T2,T14,T9 |
| 1 | 1 | Covered | T2,T14,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T14,T9 |
| 1 | 0 | Covered | T2,T14,T9 |
| 1 | 1 | Covered | T2,T14,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
208 |
0 |
0 |
| T2 |
1241 |
2 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
760 |
0 |
0 |
0 |
| T62 |
956 |
0 |
0 |
0 |
| T64 |
354 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T111 |
0 |
2 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T113 |
457 |
0 |
0 |
0 |
| T114 |
668 |
0 |
0 |
0 |
| T115 |
567 |
0 |
0 |
0 |
| T116 |
1579 |
0 |
0 |
0 |
| T117 |
921 |
0 |
0 |
0 |
| T118 |
704 |
0 |
0 |
0 |
| T135 |
0 |
9 |
0 |
0 |
| T152 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
208 |
0 |
0 |
| T2 |
46670 |
2 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
39863 |
0 |
0 |
0 |
| T62 |
66021 |
0 |
0 |
0 |
| T64 |
9917 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T111 |
0 |
2 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T113 |
19118 |
0 |
0 |
0 |
| T114 |
60320 |
0 |
0 |
0 |
| T115 |
47243 |
0 |
0 |
0 |
| T116 |
164137 |
0 |
0 |
0 |
| T117 |
60433 |
0 |
0 |
0 |
| T118 |
52062 |
0 |
0 |
0 |
| T135 |
0 |
9 |
0 |
0 |
| T152 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T14,T9 |
| 1 | 0 | Covered | T2,T14,T9 |
| 1 | 1 | Covered | T2,T14,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T14,T9 |
| 1 | 0 | Covered | T2,T14,T9 |
| 1 | 1 | Covered | T2,T14,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
208 |
0 |
0 |
| T2 |
46670 |
2 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
39863 |
0 |
0 |
0 |
| T62 |
66021 |
0 |
0 |
0 |
| T64 |
9917 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T111 |
0 |
2 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T113 |
19118 |
0 |
0 |
0 |
| T114 |
60320 |
0 |
0 |
0 |
| T115 |
47243 |
0 |
0 |
0 |
| T116 |
164137 |
0 |
0 |
0 |
| T117 |
60433 |
0 |
0 |
0 |
| T118 |
52062 |
0 |
0 |
0 |
| T135 |
0 |
9 |
0 |
0 |
| T152 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
208 |
0 |
0 |
| T2 |
1241 |
2 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
760 |
0 |
0 |
0 |
| T62 |
956 |
0 |
0 |
0 |
| T64 |
354 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T111 |
0 |
2 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T113 |
457 |
0 |
0 |
0 |
| T114 |
668 |
0 |
0 |
0 |
| T115 |
567 |
0 |
0 |
0 |
| T116 |
1579 |
0 |
0 |
0 |
| T117 |
921 |
0 |
0 |
0 |
| T118 |
704 |
0 |
0 |
0 |
| T135 |
0 |
9 |
0 |
0 |
| T152 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T87,T135 |
| 1 | 0 | Covered | T12,T87,T135 |
| 1 | 1 | Covered | T12,T87,T135 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T87,T135 |
| 1 | 0 | Covered | T12,T87,T135 |
| 1 | 1 | Covered | T12,T87,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
176 |
0 |
0 |
| T12 |
819 |
2 |
0 |
0 |
| T36 |
579 |
0 |
0 |
0 |
| T85 |
1247 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
7 |
0 |
0 |
| T149 |
940 |
0 |
0 |
0 |
| T152 |
0 |
6 |
0 |
0 |
| T153 |
0 |
17 |
0 |
0 |
| T366 |
0 |
1 |
0 |
0 |
| T367 |
0 |
3 |
0 |
0 |
| T375 |
0 |
1 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T402 |
355 |
0 |
0 |
0 |
| T403 |
860 |
0 |
0 |
0 |
| T404 |
576 |
0 |
0 |
0 |
| T405 |
5303 |
0 |
0 |
0 |
| T406 |
4469 |
0 |
0 |
0 |
| T407 |
376 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
177 |
0 |
0 |
| T12 |
33500 |
3 |
0 |
0 |
| T36 |
41222 |
0 |
0 |
0 |
| T85 |
122908 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
7 |
0 |
0 |
| T149 |
41882 |
0 |
0 |
0 |
| T152 |
0 |
6 |
0 |
0 |
| T153 |
0 |
17 |
0 |
0 |
| T366 |
0 |
1 |
0 |
0 |
| T367 |
0 |
3 |
0 |
0 |
| T375 |
0 |
1 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T402 |
21837 |
0 |
0 |
0 |
| T403 |
63467 |
0 |
0 |
0 |
| T404 |
46462 |
0 |
0 |
0 |
| T405 |
619988 |
0 |
0 |
0 |
| T406 |
507916 |
0 |
0 |
0 |
| T407 |
22121 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T87,T135 |
| 1 | 0 | Covered | T12,T87,T135 |
| 1 | 1 | Covered | T12,T87,T135 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T87,T135 |
| 1 | 0 | Covered | T12,T87,T135 |
| 1 | 1 | Covered | T12,T87,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
176 |
0 |
0 |
| T12 |
33500 |
2 |
0 |
0 |
| T36 |
41222 |
0 |
0 |
0 |
| T85 |
122908 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
7 |
0 |
0 |
| T149 |
41882 |
0 |
0 |
0 |
| T152 |
0 |
6 |
0 |
0 |
| T153 |
0 |
17 |
0 |
0 |
| T366 |
0 |
1 |
0 |
0 |
| T367 |
0 |
3 |
0 |
0 |
| T375 |
0 |
1 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T402 |
21837 |
0 |
0 |
0 |
| T403 |
63467 |
0 |
0 |
0 |
| T404 |
46462 |
0 |
0 |
0 |
| T405 |
619988 |
0 |
0 |
0 |
| T406 |
507916 |
0 |
0 |
0 |
| T407 |
22121 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
176 |
0 |
0 |
| T12 |
819 |
2 |
0 |
0 |
| T36 |
579 |
0 |
0 |
0 |
| T85 |
1247 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
7 |
0 |
0 |
| T149 |
940 |
0 |
0 |
0 |
| T152 |
0 |
6 |
0 |
0 |
| T153 |
0 |
17 |
0 |
0 |
| T366 |
0 |
1 |
0 |
0 |
| T367 |
0 |
3 |
0 |
0 |
| T375 |
0 |
1 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T402 |
355 |
0 |
0 |
0 |
| T403 |
860 |
0 |
0 |
0 |
| T404 |
576 |
0 |
0 |
0 |
| T405 |
5303 |
0 |
0 |
0 |
| T406 |
4469 |
0 |
0 |
0 |
| T407 |
376 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T87,T135 |
| 1 | 0 | Covered | T10,T87,T135 |
| 1 | 1 | Covered | T10,T87,T135 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T87,T135 |
| 1 | 0 | Covered | T10,T87,T135 |
| 1 | 1 | Covered | T10,T87,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
192 |
0 |
0 |
| T10 |
523 |
2 |
0 |
0 |
| T53 |
943 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
3 |
0 |
0 |
| T152 |
0 |
3 |
0 |
0 |
| T153 |
0 |
9 |
0 |
0 |
| T259 |
395 |
0 |
0 |
0 |
| T366 |
0 |
2 |
0 |
0 |
| T367 |
0 |
2 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T408 |
1609 |
0 |
0 |
0 |
| T409 |
827 |
0 |
0 |
0 |
| T410 |
2288 |
0 |
0 |
0 |
| T411 |
354 |
0 |
0 |
0 |
| T412 |
807 |
0 |
0 |
0 |
| T413 |
1938 |
0 |
0 |
0 |
| T414 |
598 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
193 |
0 |
0 |
| T10 |
28291 |
3 |
0 |
0 |
| T53 |
35492 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
3 |
0 |
0 |
| T152 |
0 |
3 |
0 |
0 |
| T153 |
0 |
9 |
0 |
0 |
| T259 |
12359 |
0 |
0 |
0 |
| T366 |
0 |
2 |
0 |
0 |
| T367 |
0 |
2 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T408 |
163301 |
0 |
0 |
0 |
| T409 |
61799 |
0 |
0 |
0 |
| T410 |
244353 |
0 |
0 |
0 |
| T411 |
15984 |
0 |
0 |
0 |
| T412 |
62564 |
0 |
0 |
0 |
| T413 |
59014 |
0 |
0 |
0 |
| T414 |
36180 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T87,T135 |
| 1 | 0 | Covered | T10,T87,T135 |
| 1 | 1 | Covered | T10,T87,T135 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T87,T135 |
| 1 | 0 | Covered | T10,T87,T135 |
| 1 | 1 | Covered | T10,T87,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
192 |
0 |
0 |
| T10 |
28291 |
2 |
0 |
0 |
| T53 |
35492 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
3 |
0 |
0 |
| T152 |
0 |
3 |
0 |
0 |
| T153 |
0 |
9 |
0 |
0 |
| T259 |
12359 |
0 |
0 |
0 |
| T366 |
0 |
2 |
0 |
0 |
| T367 |
0 |
2 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T408 |
163301 |
0 |
0 |
0 |
| T409 |
61799 |
0 |
0 |
0 |
| T410 |
244353 |
0 |
0 |
0 |
| T411 |
15984 |
0 |
0 |
0 |
| T412 |
62564 |
0 |
0 |
0 |
| T413 |
59014 |
0 |
0 |
0 |
| T414 |
36180 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
192 |
0 |
0 |
| T10 |
523 |
2 |
0 |
0 |
| T53 |
943 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
3 |
0 |
0 |
| T152 |
0 |
3 |
0 |
0 |
| T153 |
0 |
9 |
0 |
0 |
| T259 |
395 |
0 |
0 |
0 |
| T366 |
0 |
2 |
0 |
0 |
| T367 |
0 |
2 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T408 |
1609 |
0 |
0 |
0 |
| T409 |
827 |
0 |
0 |
0 |
| T410 |
2288 |
0 |
0 |
0 |
| T411 |
354 |
0 |
0 |
0 |
| T412 |
807 |
0 |
0 |
0 |
| T413 |
1938 |
0 |
0 |
0 |
| T414 |
598 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T11 |
| 1 | 0 | Covered | T1,T3,T11 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T11 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T1,T3,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
196 |
0 |
0 |
| T1 |
516 |
1 |
0 |
0 |
| T2 |
1241 |
0 |
0 |
0 |
| T3 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T20 |
760 |
0 |
0 |
0 |
| T62 |
956 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T113 |
457 |
0 |
0 |
0 |
| T114 |
668 |
0 |
0 |
0 |
| T115 |
567 |
0 |
0 |
0 |
| T116 |
1579 |
0 |
0 |
0 |
| T117 |
921 |
0 |
0 |
0 |
| T118 |
704 |
0 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T153 |
0 |
17 |
0 |
0 |
| T366 |
0 |
8 |
0 |
0 |
| T367 |
0 |
2 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
196 |
0 |
0 |
| T1 |
31332 |
1 |
0 |
0 |
| T2 |
46670 |
0 |
0 |
0 |
| T3 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T20 |
39863 |
0 |
0 |
0 |
| T62 |
66021 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T113 |
19118 |
0 |
0 |
0 |
| T114 |
60320 |
0 |
0 |
0 |
| T115 |
47243 |
0 |
0 |
0 |
| T116 |
164137 |
0 |
0 |
0 |
| T117 |
60433 |
0 |
0 |
0 |
| T118 |
52062 |
0 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T153 |
0 |
17 |
0 |
0 |
| T366 |
0 |
8 |
0 |
0 |
| T367 |
0 |
2 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T11 |
| 1 | 0 | Covered | T1,T3,T11 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T11 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T1,T3,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
196 |
0 |
0 |
| T1 |
31332 |
1 |
0 |
0 |
| T2 |
46670 |
0 |
0 |
0 |
| T3 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T20 |
39863 |
0 |
0 |
0 |
| T62 |
66021 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T113 |
19118 |
0 |
0 |
0 |
| T114 |
60320 |
0 |
0 |
0 |
| T115 |
47243 |
0 |
0 |
0 |
| T116 |
164137 |
0 |
0 |
0 |
| T117 |
60433 |
0 |
0 |
0 |
| T118 |
52062 |
0 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T153 |
0 |
17 |
0 |
0 |
| T366 |
0 |
8 |
0 |
0 |
| T367 |
0 |
2 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
196 |
0 |
0 |
| T1 |
516 |
1 |
0 |
0 |
| T2 |
1241 |
0 |
0 |
0 |
| T3 |
0 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T20 |
760 |
0 |
0 |
0 |
| T62 |
956 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T113 |
457 |
0 |
0 |
0 |
| T114 |
668 |
0 |
0 |
0 |
| T115 |
567 |
0 |
0 |
0 |
| T116 |
1579 |
0 |
0 |
0 |
| T117 |
921 |
0 |
0 |
0 |
| T118 |
704 |
0 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
4 |
0 |
0 |
| T153 |
0 |
17 |
0 |
0 |
| T366 |
0 |
8 |
0 |
0 |
| T367 |
0 |
2 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T153 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
211 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
10 |
0 |
0 |
| T152 |
3025 |
1 |
0 |
0 |
| T153 |
5688 |
8 |
0 |
0 |
| T366 |
2854 |
5 |
0 |
0 |
| T367 |
2977 |
10 |
0 |
0 |
| T375 |
2886 |
3 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
211 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
10 |
0 |
0 |
| T152 |
327721 |
1 |
0 |
0 |
| T153 |
642705 |
8 |
0 |
0 |
| T366 |
307422 |
5 |
0 |
0 |
| T367 |
323185 |
10 |
0 |
0 |
| T375 |
303873 |
3 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T153 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
211 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
10 |
0 |
0 |
| T152 |
327721 |
1 |
0 |
0 |
| T153 |
642705 |
8 |
0 |
0 |
| T366 |
307422 |
5 |
0 |
0 |
| T367 |
323185 |
10 |
0 |
0 |
| T375 |
303873 |
3 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
211 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
10 |
0 |
0 |
| T152 |
3025 |
1 |
0 |
0 |
| T153 |
5688 |
8 |
0 |
0 |
| T366 |
2854 |
5 |
0 |
0 |
| T367 |
2977 |
10 |
0 |
0 |
| T375 |
2886 |
3 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T153 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
153 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
2 |
0 |
0 |
| T152 |
3025 |
1 |
0 |
0 |
| T153 |
5688 |
4 |
0 |
0 |
| T366 |
2854 |
5 |
0 |
0 |
| T367 |
2977 |
4 |
0 |
0 |
| T375 |
2886 |
4 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
153 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
2 |
0 |
0 |
| T152 |
327721 |
1 |
0 |
0 |
| T153 |
642705 |
4 |
0 |
0 |
| T366 |
307422 |
5 |
0 |
0 |
| T367 |
323185 |
4 |
0 |
0 |
| T375 |
303873 |
4 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T153 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
153 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
2 |
0 |
0 |
| T152 |
327721 |
1 |
0 |
0 |
| T153 |
642705 |
4 |
0 |
0 |
| T366 |
307422 |
5 |
0 |
0 |
| T367 |
323185 |
4 |
0 |
0 |
| T375 |
303873 |
4 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
153 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
2 |
0 |
0 |
| T152 |
3025 |
1 |
0 |
0 |
| T153 |
5688 |
4 |
0 |
0 |
| T366 |
2854 |
5 |
0 |
0 |
| T367 |
2977 |
4 |
0 |
0 |
| T375 |
2886 |
4 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T87,T135 |
| 1 | 0 | Covered | T13,T87,T135 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T87,T135 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T13,T87,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
211 |
0 |
0 |
| T13 |
565 |
1 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T101 |
915 |
0 |
0 |
0 |
| T122 |
33242 |
0 |
0 |
0 |
| T135 |
0 |
9 |
0 |
0 |
| T152 |
0 |
12 |
0 |
0 |
| T153 |
0 |
16 |
0 |
0 |
| T366 |
0 |
8 |
0 |
0 |
| T367 |
0 |
1 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T395 |
509 |
0 |
0 |
0 |
| T396 |
482 |
0 |
0 |
0 |
| T397 |
2549 |
0 |
0 |
0 |
| T398 |
1728 |
0 |
0 |
0 |
| T399 |
969 |
0 |
0 |
0 |
| T400 |
809 |
0 |
0 |
0 |
| T401 |
1978 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
211 |
0 |
0 |
| T13 |
23003 |
1 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T101 |
62762 |
0 |
0 |
0 |
| T122 |
397585 |
0 |
0 |
0 |
| T135 |
0 |
9 |
0 |
0 |
| T152 |
0 |
12 |
0 |
0 |
| T153 |
0 |
16 |
0 |
0 |
| T366 |
0 |
8 |
0 |
0 |
| T367 |
0 |
1 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T395 |
37808 |
0 |
0 |
0 |
| T396 |
27603 |
0 |
0 |
0 |
| T397 |
153528 |
0 |
0 |
0 |
| T398 |
58650 |
0 |
0 |
0 |
| T399 |
68152 |
0 |
0 |
0 |
| T400 |
63796 |
0 |
0 |
0 |
| T401 |
161439 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T87,T135 |
| 1 | 0 | Covered | T13,T87,T135 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T13,T87,T135 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T13,T87,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
211 |
0 |
0 |
| T13 |
23003 |
1 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T101 |
62762 |
0 |
0 |
0 |
| T122 |
397585 |
0 |
0 |
0 |
| T135 |
0 |
9 |
0 |
0 |
| T152 |
0 |
12 |
0 |
0 |
| T153 |
0 |
16 |
0 |
0 |
| T366 |
0 |
8 |
0 |
0 |
| T367 |
0 |
1 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T395 |
37808 |
0 |
0 |
0 |
| T396 |
27603 |
0 |
0 |
0 |
| T397 |
153528 |
0 |
0 |
0 |
| T398 |
58650 |
0 |
0 |
0 |
| T399 |
68152 |
0 |
0 |
0 |
| T400 |
63796 |
0 |
0 |
0 |
| T401 |
161439 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
211 |
0 |
0 |
| T13 |
565 |
1 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T101 |
915 |
0 |
0 |
0 |
| T122 |
33242 |
0 |
0 |
0 |
| T135 |
0 |
9 |
0 |
0 |
| T152 |
0 |
12 |
0 |
0 |
| T153 |
0 |
16 |
0 |
0 |
| T366 |
0 |
8 |
0 |
0 |
| T367 |
0 |
1 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T395 |
509 |
0 |
0 |
0 |
| T396 |
482 |
0 |
0 |
0 |
| T397 |
2549 |
0 |
0 |
0 |
| T398 |
1728 |
0 |
0 |
0 |
| T399 |
969 |
0 |
0 |
0 |
| T400 |
809 |
0 |
0 |
0 |
| T401 |
1978 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
194 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
7 |
0 |
0 |
| T152 |
3025 |
6 |
0 |
0 |
| T153 |
5688 |
7 |
0 |
0 |
| T366 |
2854 |
10 |
0 |
0 |
| T367 |
2977 |
6 |
0 |
0 |
| T375 |
2886 |
6 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
194 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
7 |
0 |
0 |
| T152 |
327721 |
6 |
0 |
0 |
| T153 |
642705 |
7 |
0 |
0 |
| T366 |
307422 |
10 |
0 |
0 |
| T367 |
323185 |
6 |
0 |
0 |
| T375 |
303873 |
6 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
194 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
7 |
0 |
0 |
| T152 |
327721 |
6 |
0 |
0 |
| T153 |
642705 |
7 |
0 |
0 |
| T366 |
307422 |
10 |
0 |
0 |
| T367 |
323185 |
6 |
0 |
0 |
| T375 |
303873 |
6 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
194 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
7 |
0 |
0 |
| T152 |
3025 |
6 |
0 |
0 |
| T153 |
5688 |
7 |
0 |
0 |
| T366 |
2854 |
10 |
0 |
0 |
| T367 |
2977 |
6 |
0 |
0 |
| T375 |
2886 |
6 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T14,T9 |
| 1 | 0 | Covered | T2,T14,T9 |
| 1 | 1 | Covered | T9,T15,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T14,T9 |
| 1 | 0 | Covered | T9,T15,T16 |
| 1 | 1 | Covered | T2,T14,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
189 |
0 |
0 |
| T2 |
1241 |
1 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T20 |
760 |
0 |
0 |
0 |
| T62 |
956 |
0 |
0 |
0 |
| T64 |
354 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T111 |
0 |
1 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T113 |
457 |
0 |
0 |
0 |
| T114 |
668 |
0 |
0 |
0 |
| T115 |
567 |
0 |
0 |
0 |
| T116 |
1579 |
0 |
0 |
0 |
| T117 |
921 |
0 |
0 |
0 |
| T118 |
704 |
0 |
0 |
0 |
| T135 |
0 |
10 |
0 |
0 |
| T152 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
189 |
0 |
0 |
| T2 |
46670 |
1 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T20 |
39863 |
0 |
0 |
0 |
| T62 |
66021 |
0 |
0 |
0 |
| T64 |
9917 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T111 |
0 |
1 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T113 |
19118 |
0 |
0 |
0 |
| T114 |
60320 |
0 |
0 |
0 |
| T115 |
47243 |
0 |
0 |
0 |
| T116 |
164137 |
0 |
0 |
0 |
| T117 |
60433 |
0 |
0 |
0 |
| T118 |
52062 |
0 |
0 |
0 |
| T135 |
0 |
10 |
0 |
0 |
| T152 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T14,T9 |
| 1 | 0 | Covered | T2,T14,T9 |
| 1 | 1 | Covered | T9,T15,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T14,T9 |
| 1 | 0 | Covered | T9,T15,T16 |
| 1 | 1 | Covered | T2,T14,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
189 |
0 |
0 |
| T2 |
46670 |
1 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T20 |
39863 |
0 |
0 |
0 |
| T62 |
66021 |
0 |
0 |
0 |
| T64 |
9917 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T111 |
0 |
1 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T113 |
19118 |
0 |
0 |
0 |
| T114 |
60320 |
0 |
0 |
0 |
| T115 |
47243 |
0 |
0 |
0 |
| T116 |
164137 |
0 |
0 |
0 |
| T117 |
60433 |
0 |
0 |
0 |
| T118 |
52062 |
0 |
0 |
0 |
| T135 |
0 |
10 |
0 |
0 |
| T152 |
0 |
9 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
189 |
0 |
0 |
| T2 |
1241 |
1 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T20 |
760 |
0 |
0 |
0 |
| T62 |
956 |
0 |
0 |
0 |
| T64 |
354 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T111 |
0 |
1 |
0 |
0 |
| T112 |
0 |
1 |
0 |
0 |
| T113 |
457 |
0 |
0 |
0 |
| T114 |
668 |
0 |
0 |
0 |
| T115 |
567 |
0 |
0 |
0 |
| T116 |
1579 |
0 |
0 |
0 |
| T117 |
921 |
0 |
0 |
0 |
| T118 |
704 |
0 |
0 |
0 |
| T135 |
0 |
10 |
0 |
0 |
| T152 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T87,T135 |
| 1 | 0 | Covered | T12,T87,T135 |
| 1 | 1 | Covered | T87,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T87,T135 |
| 1 | 0 | Covered | T87,T152,T153 |
| 1 | 1 | Covered | T12,T87,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
208 |
0 |
0 |
| T12 |
819 |
1 |
0 |
0 |
| T36 |
579 |
0 |
0 |
0 |
| T85 |
1247 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
1 |
0 |
0 |
| T149 |
940 |
0 |
0 |
0 |
| T152 |
0 |
3 |
0 |
0 |
| T153 |
0 |
11 |
0 |
0 |
| T367 |
0 |
7 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
12 |
0 |
0 |
| T402 |
355 |
0 |
0 |
0 |
| T403 |
860 |
0 |
0 |
0 |
| T404 |
576 |
0 |
0 |
0 |
| T405 |
5303 |
0 |
0 |
0 |
| T406 |
4469 |
0 |
0 |
0 |
| T407 |
376 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
208 |
0 |
0 |
| T12 |
33500 |
1 |
0 |
0 |
| T36 |
41222 |
0 |
0 |
0 |
| T85 |
122908 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
1 |
0 |
0 |
| T149 |
41882 |
0 |
0 |
0 |
| T152 |
0 |
3 |
0 |
0 |
| T153 |
0 |
11 |
0 |
0 |
| T367 |
0 |
7 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
12 |
0 |
0 |
| T402 |
21837 |
0 |
0 |
0 |
| T403 |
63467 |
0 |
0 |
0 |
| T404 |
46462 |
0 |
0 |
0 |
| T405 |
619988 |
0 |
0 |
0 |
| T406 |
507916 |
0 |
0 |
0 |
| T407 |
22121 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T87,T135 |
| 1 | 0 | Covered | T12,T87,T135 |
| 1 | 1 | Covered | T87,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T87,T135 |
| 1 | 0 | Covered | T87,T152,T153 |
| 1 | 1 | Covered | T12,T87,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
208 |
0 |
0 |
| T12 |
33500 |
1 |
0 |
0 |
| T36 |
41222 |
0 |
0 |
0 |
| T85 |
122908 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
1 |
0 |
0 |
| T149 |
41882 |
0 |
0 |
0 |
| T152 |
0 |
3 |
0 |
0 |
| T153 |
0 |
11 |
0 |
0 |
| T367 |
0 |
7 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
12 |
0 |
0 |
| T402 |
21837 |
0 |
0 |
0 |
| T403 |
63467 |
0 |
0 |
0 |
| T404 |
46462 |
0 |
0 |
0 |
| T405 |
619988 |
0 |
0 |
0 |
| T406 |
507916 |
0 |
0 |
0 |
| T407 |
22121 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
208 |
0 |
0 |
| T12 |
819 |
1 |
0 |
0 |
| T36 |
579 |
0 |
0 |
0 |
| T85 |
1247 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
1 |
0 |
0 |
| T149 |
940 |
0 |
0 |
0 |
| T152 |
0 |
3 |
0 |
0 |
| T153 |
0 |
11 |
0 |
0 |
| T367 |
0 |
7 |
0 |
0 |
| T375 |
0 |
2 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T391 |
0 |
12 |
0 |
0 |
| T402 |
355 |
0 |
0 |
0 |
| T403 |
860 |
0 |
0 |
0 |
| T404 |
576 |
0 |
0 |
0 |
| T405 |
5303 |
0 |
0 |
0 |
| T406 |
4469 |
0 |
0 |
0 |
| T407 |
376 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T87,T135 |
| 1 | 0 | Covered | T10,T87,T135 |
| 1 | 1 | Covered | T87,T135,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T87,T135 |
| 1 | 0 | Covered | T87,T135,T153 |
| 1 | 1 | Covered | T10,T87,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
194 |
0 |
0 |
| T10 |
523 |
1 |
0 |
0 |
| T53 |
943 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T153 |
0 |
13 |
0 |
0 |
| T259 |
395 |
0 |
0 |
0 |
| T366 |
0 |
3 |
0 |
0 |
| T367 |
0 |
3 |
0 |
0 |
| T375 |
0 |
3 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T408 |
1609 |
0 |
0 |
0 |
| T409 |
827 |
0 |
0 |
0 |
| T410 |
2288 |
0 |
0 |
0 |
| T411 |
354 |
0 |
0 |
0 |
| T412 |
807 |
0 |
0 |
0 |
| T413 |
1938 |
0 |
0 |
0 |
| T414 |
598 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
194 |
0 |
0 |
| T10 |
28291 |
1 |
0 |
0 |
| T53 |
35492 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T153 |
0 |
13 |
0 |
0 |
| T259 |
12359 |
0 |
0 |
0 |
| T366 |
0 |
3 |
0 |
0 |
| T367 |
0 |
3 |
0 |
0 |
| T375 |
0 |
3 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T408 |
163301 |
0 |
0 |
0 |
| T409 |
61799 |
0 |
0 |
0 |
| T410 |
244353 |
0 |
0 |
0 |
| T411 |
15984 |
0 |
0 |
0 |
| T412 |
62564 |
0 |
0 |
0 |
| T413 |
59014 |
0 |
0 |
0 |
| T414 |
36180 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T87,T135 |
| 1 | 0 | Covered | T10,T87,T135 |
| 1 | 1 | Covered | T87,T135,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T10,T87,T135 |
| 1 | 0 | Covered | T87,T135,T153 |
| 1 | 1 | Covered | T10,T87,T135 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
194 |
0 |
0 |
| T10 |
28291 |
1 |
0 |
0 |
| T53 |
35492 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T153 |
0 |
13 |
0 |
0 |
| T259 |
12359 |
0 |
0 |
0 |
| T366 |
0 |
3 |
0 |
0 |
| T367 |
0 |
3 |
0 |
0 |
| T375 |
0 |
3 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T408 |
163301 |
0 |
0 |
0 |
| T409 |
61799 |
0 |
0 |
0 |
| T410 |
244353 |
0 |
0 |
0 |
| T411 |
15984 |
0 |
0 |
0 |
| T412 |
62564 |
0 |
0 |
0 |
| T413 |
59014 |
0 |
0 |
0 |
| T414 |
36180 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
194 |
0 |
0 |
| T10 |
523 |
1 |
0 |
0 |
| T53 |
943 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T135 |
0 |
4 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T153 |
0 |
13 |
0 |
0 |
| T259 |
395 |
0 |
0 |
0 |
| T366 |
0 |
3 |
0 |
0 |
| T367 |
0 |
3 |
0 |
0 |
| T375 |
0 |
3 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T390 |
0 |
1 |
0 |
0 |
| T408 |
1609 |
0 |
0 |
0 |
| T409 |
827 |
0 |
0 |
0 |
| T410 |
2288 |
0 |
0 |
0 |
| T411 |
354 |
0 |
0 |
0 |
| T412 |
807 |
0 |
0 |
0 |
| T413 |
1938 |
0 |
0 |
0 |
| T414 |
598 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
193 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
4 |
0 |
0 |
| T152 |
3025 |
10 |
0 |
0 |
| T153 |
5688 |
5 |
0 |
0 |
| T366 |
2854 |
10 |
0 |
0 |
| T367 |
2977 |
2 |
0 |
0 |
| T375 |
2886 |
4 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T394 |
1068 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
193 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
4 |
0 |
0 |
| T152 |
327721 |
10 |
0 |
0 |
| T153 |
642705 |
5 |
0 |
0 |
| T366 |
307422 |
10 |
0 |
0 |
| T367 |
323185 |
2 |
0 |
0 |
| T375 |
303873 |
4 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T394 |
91655 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
193 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
4 |
0 |
0 |
| T152 |
327721 |
10 |
0 |
0 |
| T153 |
642705 |
5 |
0 |
0 |
| T366 |
307422 |
10 |
0 |
0 |
| T367 |
323185 |
2 |
0 |
0 |
| T375 |
303873 |
4 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T394 |
91655 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
193 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
4 |
0 |
0 |
| T152 |
3025 |
10 |
0 |
0 |
| T153 |
5688 |
5 |
0 |
0 |
| T366 |
2854 |
10 |
0 |
0 |
| T367 |
2977 |
2 |
0 |
0 |
| T375 |
2886 |
4 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T394 |
1068 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T8,T389 |
| 1 | 0 | Covered | T7,T8,T389 |
| 1 | 1 | Covered | T87,T135,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T8,T389 |
| 1 | 0 | Covered | T87,T135,T153 |
| 1 | 1 | Covered | T7,T8,T87 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
190 |
0 |
0 |
| T7 |
665 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T29 |
610 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T120 |
3633 |
0 |
0 |
0 |
| T135 |
0 |
8 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T153 |
0 |
9 |
0 |
0 |
| T258 |
3527 |
0 |
0 |
0 |
| T305 |
2062 |
0 |
0 |
0 |
| T336 |
793 |
0 |
0 |
0 |
| T366 |
0 |
2 |
0 |
0 |
| T367 |
0 |
8 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T416 |
1435 |
0 |
0 |
0 |
| T417 |
452 |
0 |
0 |
0 |
| T418 |
415 |
0 |
0 |
0 |
| T419 |
416 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
191 |
0 |
0 |
| T7 |
42735 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T29 |
51470 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T120 |
33014 |
0 |
0 |
0 |
| T135 |
0 |
8 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T153 |
0 |
9 |
0 |
0 |
| T258 |
400416 |
0 |
0 |
0 |
| T305 |
127867 |
0 |
0 |
0 |
| T336 |
54853 |
0 |
0 |
0 |
| T366 |
0 |
2 |
0 |
0 |
| T367 |
0 |
8 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T389 |
0 |
1 |
0 |
0 |
| T416 |
143039 |
0 |
0 |
0 |
| T417 |
20478 |
0 |
0 |
0 |
| T418 |
22210 |
0 |
0 |
0 |
| T419 |
25623 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T8,T87 |
| 1 | 0 | Covered | T7,T8,T87 |
| 1 | 1 | Covered | T87,T135,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T8,T87 |
| 1 | 0 | Covered | T87,T135,T153 |
| 1 | 1 | Covered | T7,T8,T87 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
190 |
0 |
0 |
| T7 |
42735 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T29 |
51470 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T120 |
33014 |
0 |
0 |
0 |
| T135 |
0 |
8 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T153 |
0 |
9 |
0 |
0 |
| T258 |
400416 |
0 |
0 |
0 |
| T305 |
127867 |
0 |
0 |
0 |
| T336 |
54853 |
0 |
0 |
0 |
| T366 |
0 |
2 |
0 |
0 |
| T367 |
0 |
8 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T416 |
143039 |
0 |
0 |
0 |
| T417 |
20478 |
0 |
0 |
0 |
| T418 |
22210 |
0 |
0 |
0 |
| T419 |
25623 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
190 |
0 |
0 |
| T7 |
665 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T29 |
610 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T120 |
3633 |
0 |
0 |
0 |
| T135 |
0 |
8 |
0 |
0 |
| T152 |
0 |
1 |
0 |
0 |
| T153 |
0 |
9 |
0 |
0 |
| T258 |
3527 |
0 |
0 |
0 |
| T305 |
2062 |
0 |
0 |
0 |
| T336 |
793 |
0 |
0 |
0 |
| T366 |
0 |
2 |
0 |
0 |
| T367 |
0 |
8 |
0 |
0 |
| T375 |
0 |
6 |
0 |
0 |
| T381 |
0 |
1 |
0 |
0 |
| T416 |
1435 |
0 |
0 |
0 |
| T417 |
452 |
0 |
0 |
0 |
| T418 |
415 |
0 |
0 |
0 |
| T419 |
416 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T152,T153 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
193 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
1 |
0 |
0 |
| T152 |
3025 |
7 |
0 |
0 |
| T153 |
5688 |
15 |
0 |
0 |
| T366 |
2854 |
6 |
0 |
0 |
| T367 |
2977 |
7 |
0 |
0 |
| T375 |
2886 |
10 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
193 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
1 |
0 |
0 |
| T152 |
327721 |
7 |
0 |
0 |
| T153 |
642705 |
15 |
0 |
0 |
| T366 |
307422 |
6 |
0 |
0 |
| T367 |
323185 |
7 |
0 |
0 |
| T375 |
303873 |
10 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T135,T152 |
| 1 | 1 | Covered | T87,T152,T153 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T87,T135,T152 |
| 1 | 0 | Covered | T87,T152,T153 |
| 1 | 1 | Covered | T87,T135,T152 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151397490 |
193 |
0 |
0 |
| T87 |
94401 |
2 |
0 |
0 |
| T135 |
345975 |
1 |
0 |
0 |
| T152 |
327721 |
7 |
0 |
0 |
| T153 |
642705 |
15 |
0 |
0 |
| T366 |
307422 |
6 |
0 |
0 |
| T367 |
323185 |
7 |
0 |
0 |
| T375 |
303873 |
10 |
0 |
0 |
| T381 |
43637 |
1 |
0 |
0 |
| T390 |
790605 |
1 |
0 |
0 |
| T391 |
326768 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1835161 |
193 |
0 |
0 |
| T87 |
1059 |
2 |
0 |
0 |
| T135 |
3149 |
1 |
0 |
0 |
| T152 |
3025 |
7 |
0 |
0 |
| T153 |
5688 |
15 |
0 |
0 |
| T366 |
2854 |
6 |
0 |
0 |
| T367 |
2977 |
7 |
0 |
0 |
| T375 |
2886 |
10 |
0 |
0 |
| T381 |
592 |
1 |
0 |
0 |
| T390 |
6929 |
1 |
0 |
0 |
| T391 |
2982 |
2 |
0 |
0 |