Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T22,T47 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T22,T47 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T22,T47 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
13636 |
13171 |
0 |
0 |
selKnown1 |
116344 |
114995 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13636 |
13171 |
0 |
0 |
T25 |
193 |
192 |
0 |
0 |
T26 |
159 |
158 |
0 |
0 |
T27 |
19 |
18 |
0 |
0 |
T42 |
20 |
18 |
0 |
0 |
T43 |
16 |
14 |
0 |
0 |
T59 |
2 |
1 |
0 |
0 |
T60 |
17 |
16 |
0 |
0 |
T61 |
14 |
13 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T63 |
3 |
2 |
0 |
0 |
T64 |
4 |
3 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T68 |
3 |
2 |
0 |
0 |
T69 |
3 |
2 |
0 |
0 |
T117 |
0 |
39 |
0 |
0 |
T139 |
1 |
0 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T212 |
11 |
10 |
0 |
0 |
T229 |
5 |
4 |
0 |
0 |
T230 |
5 |
4 |
0 |
0 |
T231 |
5 |
4 |
0 |
0 |
T232 |
5 |
4 |
0 |
0 |
T233 |
4 |
3 |
0 |
0 |
T234 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
116344 |
114995 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T18 |
5 |
4 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T42 |
17 |
15 |
0 |
0 |
T43 |
32 |
30 |
0 |
0 |
T44 |
21 |
49 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T46 |
15 |
29 |
0 |
0 |
T47 |
545 |
544 |
0 |
0 |
T59 |
2 |
1 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T115 |
2 |
1 |
0 |
0 |
T116 |
2 |
1 |
0 |
0 |
T125 |
1 |
0 |
0 |
0 |
T166 |
0 |
1 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T212 |
14 |
31 |
0 |
0 |
T213 |
0 |
1 |
0 |
0 |
T229 |
13 |
35 |
0 |
0 |
T230 |
13 |
22 |
0 |
0 |
T231 |
17 |
16 |
0 |
0 |
T232 |
10 |
9 |
0 |
0 |
T233 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T59,T60,T62 |
0 | 1 | Covered | T59,T60,T62 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T59,T60,T62 |
1 | 1 | Covered | T59,T60,T62 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
690 |
564 |
0 |
0 |
T59 |
2 |
1 |
0 |
0 |
T60 |
17 |
16 |
0 |
0 |
T61 |
14 |
13 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T63 |
3 |
2 |
0 |
0 |
T64 |
4 |
3 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T68 |
3 |
2 |
0 |
0 |
T69 |
3 |
2 |
0 |
0 |
T117 |
0 |
39 |
0 |
0 |
T139 |
1 |
0 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T234 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1761 |
758 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T18 |
5 |
4 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T59 |
2 |
1 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T115 |
2 |
1 |
0 |
0 |
T116 |
2 |
1 |
0 |
0 |
T125 |
1 |
0 |
0 |
0 |
T166 |
0 |
1 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T213 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T26,T107 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T47,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T26,T107 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1520 |
1504 |
0 |
0 |
selKnown1 |
1808 |
1789 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1520 |
1504 |
0 |
0 |
T25 |
193 |
192 |
0 |
0 |
T26 |
159 |
158 |
0 |
0 |
T27 |
19 |
18 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
9 |
8 |
0 |
0 |
T44 |
9 |
8 |
0 |
0 |
T46 |
6 |
5 |
0 |
0 |
T107 |
764 |
763 |
0 |
0 |
T108 |
254 |
253 |
0 |
0 |
T235 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1808 |
1789 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T42 |
7 |
6 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T44 |
0 |
29 |
0 |
0 |
T46 |
0 |
15 |
0 |
0 |
T47 |
545 |
544 |
0 |
0 |
T48 |
545 |
544 |
0 |
0 |
T49 |
545 |
544 |
0 |
0 |
T107 |
1 |
0 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T212 |
0 |
18 |
0 |
0 |
T229 |
0 |
23 |
0 |
0 |
T230 |
0 |
10 |
0 |
0 |
T235 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T24,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T47,T48,T49 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T24,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54 |
42 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
7 |
6 |
0 |
0 |
T212 |
11 |
10 |
0 |
0 |
T229 |
5 |
4 |
0 |
0 |
T230 |
5 |
4 |
0 |
0 |
T231 |
5 |
4 |
0 |
0 |
T232 |
5 |
4 |
0 |
0 |
T233 |
4 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144 |
131 |
0 |
0 |
T42 |
10 |
9 |
0 |
0 |
T43 |
17 |
16 |
0 |
0 |
T44 |
21 |
20 |
0 |
0 |
T46 |
15 |
14 |
0 |
0 |
T212 |
14 |
13 |
0 |
0 |
T229 |
13 |
12 |
0 |
0 |
T230 |
13 |
12 |
0 |
0 |
T231 |
17 |
16 |
0 |
0 |
T232 |
10 |
9 |
0 |
0 |
T233 |
11 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T22,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T47,T23,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T22,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1503 |
1485 |
0 |
0 |
selKnown1 |
163 |
148 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1503 |
1485 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
173 |
172 |
0 |
0 |
T26 |
164 |
163 |
0 |
0 |
T27 |
19 |
18 |
0 |
0 |
T42 |
11 |
10 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T44 |
0 |
7 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T107 |
738 |
737 |
0 |
0 |
T108 |
273 |
272 |
0 |
0 |
T235 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163 |
148 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T42 |
9 |
8 |
0 |
0 |
T43 |
16 |
15 |
0 |
0 |
T44 |
39 |
38 |
0 |
0 |
T46 |
18 |
17 |
0 |
0 |
T47 |
2 |
1 |
0 |
0 |
T48 |
2 |
1 |
0 |
0 |
T49 |
2 |
1 |
0 |
0 |
T212 |
0 |
10 |
0 |
0 |
T229 |
17 |
16 |
0 |
0 |
T230 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T47,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
50 |
38 |
0 |
0 |
T42 |
11 |
10 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T44 |
3 |
2 |
0 |
0 |
T46 |
3 |
2 |
0 |
0 |
T212 |
9 |
8 |
0 |
0 |
T229 |
3 |
2 |
0 |
0 |
T230 |
6 |
5 |
0 |
0 |
T231 |
8 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136 |
120 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T44 |
31 |
30 |
0 |
0 |
T46 |
15 |
14 |
0 |
0 |
T212 |
12 |
11 |
0 |
0 |
T229 |
13 |
12 |
0 |
0 |
T230 |
14 |
13 |
0 |
0 |
T231 |
14 |
13 |
0 |
0 |
T232 |
9 |
8 |
0 |
0 |
T233 |
6 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T26,T27 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T42,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T26,T27 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1894 |
1878 |
0 |
0 |
selKnown1 |
158 |
147 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1894 |
1878 |
0 |
0 |
T25 |
352 |
351 |
0 |
0 |
T26 |
292 |
291 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
12 |
11 |
0 |
0 |
T44 |
6 |
5 |
0 |
0 |
T46 |
7 |
6 |
0 |
0 |
T107 |
749 |
748 |
0 |
0 |
T108 |
378 |
377 |
0 |
0 |
T212 |
0 |
16 |
0 |
0 |
T229 |
0 |
11 |
0 |
0 |
T235 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
158 |
147 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
17 |
16 |
0 |
0 |
T44 |
27 |
26 |
0 |
0 |
T46 |
19 |
18 |
0 |
0 |
T212 |
16 |
15 |
0 |
0 |
T229 |
13 |
12 |
0 |
0 |
T230 |
15 |
14 |
0 |
0 |
T231 |
17 |
16 |
0 |
0 |
T232 |
20 |
19 |
0 |
0 |
T233 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T26,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T26,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60 |
44 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
3 |
2 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T42 |
4 |
3 |
0 |
0 |
T43 |
5 |
4 |
0 |
0 |
T44 |
3 |
2 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T107 |
3 |
2 |
0 |
0 |
T108 |
3 |
2 |
0 |
0 |
T212 |
0 |
5 |
0 |
0 |
T229 |
0 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128 |
115 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
14 |
13 |
0 |
0 |
T44 |
18 |
17 |
0 |
0 |
T46 |
18 |
17 |
0 |
0 |
T212 |
8 |
7 |
0 |
0 |
T229 |
9 |
8 |
0 |
0 |
T230 |
10 |
9 |
0 |
0 |
T231 |
18 |
17 |
0 |
0 |
T232 |
17 |
16 |
0 |
0 |
T233 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T22,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T47,T23,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T22,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1861 |
1843 |
0 |
0 |
selKnown1 |
594 |
579 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1861 |
1843 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
333 |
332 |
0 |
0 |
T26 |
298 |
297 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T42 |
11 |
10 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
0 |
6 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T107 |
722 |
721 |
0 |
0 |
T108 |
395 |
394 |
0 |
0 |
T212 |
0 |
13 |
0 |
0 |
T229 |
0 |
11 |
0 |
0 |
T235 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
594 |
579 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
25 |
24 |
0 |
0 |
T46 |
13 |
12 |
0 |
0 |
T47 |
145 |
144 |
0 |
0 |
T48 |
149 |
148 |
0 |
0 |
T49 |
146 |
145 |
0 |
0 |
T212 |
0 |
11 |
0 |
0 |
T229 |
18 |
17 |
0 |
0 |
T230 |
0 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T22,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T47,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T22,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69 |
54 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
3 |
2 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T42 |
10 |
9 |
0 |
0 |
T43 |
3 |
2 |
0 |
0 |
T44 |
3 |
2 |
0 |
0 |
T107 |
3 |
2 |
0 |
0 |
T108 |
3 |
2 |
0 |
0 |
T212 |
0 |
6 |
0 |
0 |
T229 |
7 |
6 |
0 |
0 |
T230 |
0 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129 |
113 |
0 |
0 |
T42 |
11 |
10 |
0 |
0 |
T43 |
9 |
8 |
0 |
0 |
T44 |
15 |
14 |
0 |
0 |
T46 |
14 |
13 |
0 |
0 |
T212 |
14 |
13 |
0 |
0 |
T229 |
8 |
7 |
0 |
0 |
T230 |
10 |
9 |
0 |
0 |
T231 |
24 |
23 |
0 |
0 |
T232 |
13 |
12 |
0 |
0 |
T233 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T66,T22,T47 |
0 | 1 | Covered | T22,T47,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T22,T47 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T66,T22,T47 |
1 | 1 | Covered | T22,T47,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1832 |
1810 |
0 |
0 |
selKnown1 |
1351 |
1325 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1832 |
1810 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T42 |
0 |
16 |
0 |
0 |
T43 |
0 |
12 |
0 |
0 |
T44 |
0 |
36 |
0 |
0 |
T46 |
0 |
27 |
0 |
0 |
T47 |
546 |
545 |
0 |
0 |
T48 |
546 |
545 |
0 |
0 |
T49 |
546 |
545 |
0 |
0 |
T67 |
1 |
0 |
0 |
0 |
T103 |
1 |
0 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
T212 |
0 |
13 |
0 |
0 |
T224 |
1 |
0 |
0 |
0 |
T229 |
0 |
21 |
0 |
0 |
T230 |
0 |
22 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1351 |
1325 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
155 |
154 |
0 |
0 |
T26 |
123 |
122 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T42 |
0 |
13 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T107 |
749 |
748 |
0 |
0 |
T108 |
0 |
218 |
0 |
0 |
T212 |
0 |
11 |
0 |
0 |
T229 |
0 |
10 |
0 |
0 |
T235 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T66,T22,T47 |
0 | 1 | Covered | T22,T47,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T22,T47 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T66,T22,T47 |
1 | 1 | Covered | T22,T47,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1831 |
1809 |
0 |
0 |
selKnown1 |
1347 |
1321 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1831 |
1809 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T42 |
0 |
16 |
0 |
0 |
T43 |
0 |
12 |
0 |
0 |
T44 |
0 |
36 |
0 |
0 |
T46 |
0 |
26 |
0 |
0 |
T47 |
546 |
545 |
0 |
0 |
T48 |
546 |
545 |
0 |
0 |
T49 |
546 |
545 |
0 |
0 |
T67 |
1 |
0 |
0 |
0 |
T103 |
1 |
0 |
0 |
0 |
T121 |
1 |
0 |
0 |
0 |
T212 |
0 |
14 |
0 |
0 |
T224 |
1 |
0 |
0 |
0 |
T229 |
0 |
22 |
0 |
0 |
T230 |
0 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1347 |
1321 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T25 |
155 |
154 |
0 |
0 |
T26 |
123 |
122 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T42 |
0 |
13 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T107 |
749 |
748 |
0 |
0 |
T108 |
0 |
218 |
0 |
0 |
T212 |
0 |
11 |
0 |
0 |
T229 |
0 |
10 |
0 |
0 |
T235 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T66,T22,T47 |
0 | 1 | Covered | T25,T47,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T22,T47 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T66,T22,T47 |
1 | 1 | Covered | T25,T47,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
218 |
191 |
0 |
0 |
selKnown1 |
1329 |
1301 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
218 |
191 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
29 |
0 |
0 |
T44 |
0 |
30 |
0 |
0 |
T46 |
0 |
13 |
0 |
0 |
T47 |
2 |
1 |
0 |
0 |
T48 |
2 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T67 |
1 |
0 |
0 |
0 |
T107 |
1 |
0 |
0 |
0 |
T212 |
0 |
24 |
0 |
0 |
T229 |
0 |
22 |
0 |
0 |
T230 |
0 |
11 |
0 |
0 |
T235 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1329 |
1301 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
136 |
135 |
0 |
0 |
T26 |
129 |
128 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T42 |
0 |
6 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T107 |
0 |
721 |
0 |
0 |
T108 |
0 |
235 |
0 |
0 |
T212 |
0 |
15 |
0 |
0 |
T229 |
0 |
11 |
0 |
0 |
T235 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T66,T22,T47 |
0 | 1 | Covered | T25,T47,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T22,T47 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T66,T22,T47 |
1 | 1 | Covered | T25,T47,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
219 |
192 |
0 |
0 |
selKnown1 |
1322 |
1294 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219 |
192 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T42 |
0 |
8 |
0 |
0 |
T43 |
0 |
29 |
0 |
0 |
T44 |
0 |
32 |
0 |
0 |
T46 |
0 |
13 |
0 |
0 |
T47 |
2 |
1 |
0 |
0 |
T48 |
2 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T67 |
1 |
0 |
0 |
0 |
T107 |
1 |
0 |
0 |
0 |
T212 |
0 |
21 |
0 |
0 |
T229 |
0 |
22 |
0 |
0 |
T230 |
0 |
10 |
0 |
0 |
T235 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322 |
1294 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
136 |
135 |
0 |
0 |
T26 |
129 |
128 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T107 |
0 |
721 |
0 |
0 |
T108 |
0 |
235 |
0 |
0 |
T212 |
0 |
15 |
0 |
0 |
T229 |
0 |
8 |
0 |
0 |
T235 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T66,T23,T8 |
0 | 1 | Covered | T22,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T22,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T66,T23,T8 |
1 | 1 | Covered | T22,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
171 |
154 |
0 |
0 |
selKnown1 |
26508 |
26479 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
171 |
154 |
0 |
0 |
T42 |
9 |
8 |
0 |
0 |
T43 |
34 |
33 |
0 |
0 |
T44 |
23 |
22 |
0 |
0 |
T46 |
16 |
15 |
0 |
0 |
T212 |
10 |
9 |
0 |
0 |
T229 |
18 |
17 |
0 |
0 |
T230 |
12 |
11 |
0 |
0 |
T231 |
20 |
19 |
0 |
0 |
T232 |
13 |
12 |
0 |
0 |
T233 |
9 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26508 |
26479 |
0 |
0 |
T19 |
4038 |
4037 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T25 |
386 |
385 |
0 |
0 |
T26 |
325 |
324 |
0 |
0 |
T53 |
20 |
19 |
0 |
0 |
T63 |
1442 |
1441 |
0 |
0 |
T65 |
1419 |
1418 |
0 |
0 |
T236 |
2021 |
2020 |
0 |
0 |
T237 |
2361 |
2360 |
0 |
0 |
T238 |
4738 |
4737 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T66,T23,T8 |
0 | 1 | Covered | T22,T42,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T22,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T66,T23,T8 |
1 | 1 | Covered | T22,T42,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
175 |
158 |
0 |
0 |
selKnown1 |
26510 |
26481 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175 |
158 |
0 |
0 |
T42 |
9 |
8 |
0 |
0 |
T43 |
36 |
35 |
0 |
0 |
T44 |
24 |
23 |
0 |
0 |
T46 |
17 |
16 |
0 |
0 |
T212 |
11 |
10 |
0 |
0 |
T229 |
17 |
16 |
0 |
0 |
T230 |
10 |
9 |
0 |
0 |
T231 |
21 |
20 |
0 |
0 |
T232 |
15 |
14 |
0 |
0 |
T233 |
8 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26510 |
26481 |
0 |
0 |
T19 |
4038 |
4037 |
0 |
0 |
T22 |
2 |
1 |
0 |
0 |
T25 |
386 |
385 |
0 |
0 |
T26 |
325 |
324 |
0 |
0 |
T53 |
20 |
19 |
0 |
0 |
T63 |
1442 |
1441 |
0 |
0 |
T65 |
1419 |
1418 |
0 |
0 |
T236 |
2021 |
2020 |
0 |
0 |
T237 |
2361 |
2360 |
0 |
0 |
T238 |
4738 |
4737 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T239,T240 |
0 | 1 | Covered | T25,T32,T239 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T22,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T239,T240 |
1 | 1 | Covered | T25,T32,T239 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
746 |
704 |
0 |
0 |
selKnown1 |
26478 |
26447 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
746 |
704 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T47 |
141 |
140 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T239 |
2 |
1 |
0 |
0 |
T240 |
33 |
32 |
0 |
0 |
T241 |
2 |
1 |
0 |
0 |
T242 |
0 |
1 |
0 |
0 |
T243 |
0 |
1 |
0 |
0 |
T244 |
0 |
7 |
0 |
0 |
T245 |
0 |
22 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26478 |
26447 |
0 |
0 |
T19 |
4038 |
4037 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
366 |
365 |
0 |
0 |
T26 |
330 |
329 |
0 |
0 |
T27 |
0 |
17 |
0 |
0 |
T53 |
0 |
19 |
0 |
0 |
T63 |
1442 |
1441 |
0 |
0 |
T65 |
1419 |
1418 |
0 |
0 |
T236 |
2021 |
2020 |
0 |
0 |
T237 |
2361 |
2360 |
0 |
0 |
T238 |
4738 |
4737 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T239,T240 |
0 | 1 | Covered | T25,T32,T239 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T22,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T239,T240 |
1 | 1 | Covered | T25,T32,T239 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
743 |
701 |
0 |
0 |
selKnown1 |
26478 |
26447 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
743 |
701 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T34 |
8 |
7 |
0 |
0 |
T47 |
141 |
140 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T239 |
2 |
1 |
0 |
0 |
T240 |
33 |
32 |
0 |
0 |
T241 |
2 |
1 |
0 |
0 |
T242 |
0 |
1 |
0 |
0 |
T243 |
0 |
1 |
0 |
0 |
T244 |
0 |
7 |
0 |
0 |
T245 |
0 |
22 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26478 |
26447 |
0 |
0 |
T19 |
4038 |
4037 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
366 |
365 |
0 |
0 |
T26 |
330 |
329 |
0 |
0 |
T27 |
0 |
17 |
0 |
0 |
T53 |
0 |
19 |
0 |
0 |
T63 |
1442 |
1441 |
0 |
0 |
T65 |
1419 |
1418 |
0 |
0 |
T236 |
2021 |
2020 |
0 |
0 |
T237 |
2361 |
2360 |
0 |
0 |
T238 |
4738 |
4737 |
0 |
0 |