Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : xbar_peri
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.96 89.96

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_top_earlgrey_xbar_peri_0.1/rtl/autogen/xbar_peri.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_xbar_peri 89.96 89.96



Module Instance : tb.dut.top_earlgrey.u_xbar_peri

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.96 89.96


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.96 89.96


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.56 90.68 87.00 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : xbar_peri
TotalCoveredPercent
Totals 562 372 66.19
Total Bits 7060 6351 89.96
Total Bits 0->1 3530 3176 89.97
Total Bits 1->0 3530 3175 89.94

Ports 562 372 66.19
Port Bits 7060 6351 89.96
Port Bits 0->1 3530 3176 89.97
Port Bits 1->0 3530 3175 89.94

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_peri_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_peri_ni Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_main_i.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_main_i.a_user.instr_type[2:1] No No No INPUT
tl_main_i.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_address[31:0] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 INPUT
tl_main_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 INPUT
tl_main_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 INPUT
tl_main_i.a_opcode[1] No No No INPUT
tl_main_i.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_i.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_main_o.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_main_o.d_error Yes Yes T115,T213,T211 Yes T115,T213,T211 OUTPUT
tl_main_o.d_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_main_o.d_user.rsp_intg[5:0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_main_o.d_user.rsp_intg[6] No No No OUTPUT
tl_main_o.d_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_main_o.d_sink No No No OUTPUT
tl_main_o.d_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_main_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_main_o.d_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_main_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_main_o.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_main_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_main_o.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.a_user.data_intg[6:0] Yes Yes T18,T59,T20 Yes T18,T59,T20 OUTPUT
tl_uart0_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart0_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_data[31:0] Yes Yes T18,T59,T20 Yes T18,T59,T20 OUTPUT
tl_uart0_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_uart0_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_uart0_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_uart0_o.a_opcode[1] No No No OUTPUT
tl_uart0_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart0_o.a_valid Yes Yes T18,T59,T20 Yes T18,T59,T20 OUTPUT
tl_uart0_i.a_ready Yes Yes T18,T20,T58 Yes T18,T20,T58 INPUT
tl_uart0_i.d_error No No No INPUT
tl_uart0_i.d_user.data_intg[6:0] Yes Yes T18,T20,T58 Yes T18,T20,T58 INPUT
tl_uart0_i.d_user.rsp_intg[1:0] Yes Yes T18,T20,T58 Yes T18,T20,T58 INPUT
tl_uart0_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart0_i.d_user.rsp_intg[5:4] Yes Yes T18,T20,T56 Yes T18,T20,T58 INPUT
tl_uart0_i.d_user.rsp_intg[6] No No No INPUT
tl_uart0_i.d_data[31:0] Yes Yes T18,T20,T58 Yes T18,T20,T58 INPUT
tl_uart0_i.d_sink No No No INPUT
tl_uart0_i.d_source[0] No No No INPUT
tl_uart0_i.d_source[1] Yes Yes *T18,*T20,*T58 Yes T18,T20,T58 INPUT
tl_uart0_i.d_source[5:2] No No No INPUT
tl_uart0_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart0_i.d_size[0] No No No INPUT
tl_uart0_i.d_size[1] Yes Yes T18,T20,T56 Yes T18,T20,T58 INPUT
tl_uart0_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart0_i.d_opcode[0] Yes Yes *T18,*T20,*T58 Yes T18,T20,T58 INPUT
tl_uart0_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart0_i.d_valid Yes Yes T18,T20,T58 Yes T18,T20,T58 INPUT
tl_uart1_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart1_o.a_user.data_intg[6:0] Yes Yes T19,T308,T309 Yes T19,T308,T309 OUTPUT
tl_uart1_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart1_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_uart1_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart1_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart1_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_data[31:0] Yes Yes T19,T308,T309 Yes T19,T308,T309 OUTPUT
tl_uart1_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart1_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_uart1_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_uart1_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_uart1_o.a_opcode[1] No No No OUTPUT
tl_uart1_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart1_o.a_valid Yes Yes T19,T308,T309 Yes T19,T308,T309 OUTPUT
tl_uart1_i.a_ready Yes Yes T19,T308,T309 Yes T19,T308,T309 INPUT
tl_uart1_i.d_error No No No INPUT
tl_uart1_i.d_user.data_intg[6:0] Yes Yes T19,T308,T309 Yes T19,T308,T309 INPUT
tl_uart1_i.d_user.rsp_intg[1:0] Yes Yes T19,T308,T309 Yes T19,T308,T309 INPUT
tl_uart1_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart1_i.d_user.rsp_intg[5:4] Yes Yes *T189,*T343,*T344 Yes T19,T308,T309 INPUT
tl_uart1_i.d_user.rsp_intg[6] No No No INPUT
tl_uart1_i.d_data[31:0] Yes Yes T19,T308,T309 Yes T19,T308,T309 INPUT
tl_uart1_i.d_sink No No No INPUT
tl_uart1_i.d_source[0] No No No INPUT
tl_uart1_i.d_source[1] Yes Yes *T19,*T308,*T309 Yes T19,T308,T309 INPUT
tl_uart1_i.d_source[5:2] No No No INPUT
tl_uart1_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart1_i.d_size[0] No No No INPUT
tl_uart1_i.d_size[1] Yes Yes T189,T343,T344 Yes T19,T308,T309 INPUT
tl_uart1_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart1_i.d_opcode[0] Yes Yes *T19,*T308,*T309 Yes T19,T308,T309 INPUT
tl_uart1_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart1_i.d_valid Yes Yes T19,T308,T309 Yes T19,T308,T309 INPUT
tl_uart2_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart2_o.a_user.data_intg[6:0] Yes Yes T96,T97,T98 Yes T96,T97,T98 OUTPUT
tl_uart2_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart2_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_uart2_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart2_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart2_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_data[31:0] Yes Yes T96,T97,T98 Yes T96,T97,T98 OUTPUT
tl_uart2_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart2_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_uart2_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_uart2_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_uart2_o.a_opcode[1] No No No OUTPUT
tl_uart2_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart2_o.a_valid Yes Yes T96,T97,T98 Yes T96,T97,T98 OUTPUT
tl_uart2_i.a_ready Yes Yes T96,T97,T98 Yes T96,T97,T98 INPUT
tl_uart2_i.d_error No No No INPUT
tl_uart2_i.d_user.data_intg[6:0] Yes Yes T96,T97,T98 Yes T96,T97,T98 INPUT
tl_uart2_i.d_user.rsp_intg[1:0] Yes Yes T96,T97,T98 Yes T96,T97,T98 INPUT
tl_uart2_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart2_i.d_user.rsp_intg[5:4] Yes Yes *T189,*T343,*T344 Yes T96,T97,T98 INPUT
tl_uart2_i.d_user.rsp_intg[6] No No No INPUT
tl_uart2_i.d_data[31:0] Yes Yes T96,T97,T98 Yes T96,T97,T98 INPUT
tl_uart2_i.d_sink No No No INPUT
tl_uart2_i.d_source[0] No No No INPUT
tl_uart2_i.d_source[1] Yes Yes *T96,*T97,*T98 Yes T96,T97,T98 INPUT
tl_uart2_i.d_source[5:2] No No No INPUT
tl_uart2_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart2_i.d_size[0] No No No INPUT
tl_uart2_i.d_size[1] Yes Yes T189,T343,T344 Yes T96,T97,T98 INPUT
tl_uart2_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart2_i.d_opcode[0] Yes Yes *T96,*T97,*T98 Yes T96,T97,T98 INPUT
tl_uart2_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart2_i.d_valid Yes Yes T96,T97,T98 Yes T96,T97,T98 INPUT
tl_uart3_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart3_o.a_user.data_intg[6:0] Yes Yes T28,T30,T296 Yes T28,T30,T296 OUTPUT
tl_uart3_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart3_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_uart3_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart3_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart3_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_data[31:0] Yes Yes T28,T30,T296 Yes T28,T30,T296 OUTPUT
tl_uart3_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart3_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_uart3_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_uart3_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_uart3_o.a_opcode[1] No No No OUTPUT
tl_uart3_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_uart3_o.a_valid Yes Yes T28,T112,T30 Yes T28,T112,T30 OUTPUT
tl_uart3_i.a_ready Yes Yes T28,T112,T30 Yes T28,T112,T30 INPUT
tl_uart3_i.d_error No No No INPUT
tl_uart3_i.d_user.data_intg[6:0] Yes Yes T28,T30,T296 Yes T28,T30,T296 INPUT
tl_uart3_i.d_user.rsp_intg[1:0] Yes Yes T28,T30,T296 Yes T28,T112,T30 INPUT
tl_uart3_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart3_i.d_user.rsp_intg[5:4] Yes Yes *T189,*T343,*T344 Yes T28,T112,T30 INPUT
tl_uart3_i.d_user.rsp_intg[6] No No No INPUT
tl_uart3_i.d_data[31:0] Yes Yes T28,T30,T296 Yes T28,T112,T30 INPUT
tl_uart3_i.d_sink No No No INPUT
tl_uart3_i.d_source[0] No No No INPUT
tl_uart3_i.d_source[1] Yes Yes *T28,*T30,*T296 Yes T28,T30,T296 INPUT
tl_uart3_i.d_source[5:2] No No No INPUT
tl_uart3_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart3_i.d_size[0] No No No INPUT
tl_uart3_i.d_size[1] Yes Yes T189,T343,T344 Yes T28,T112,T30 INPUT
tl_uart3_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart3_i.d_opcode[0] Yes Yes *T28,*T30,*T296 Yes T28,T30,T296 INPUT
tl_uart3_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart3_i.d_valid Yes Yes T28,T112,T30 Yes T28,T112,T30 INPUT
tl_i2c0_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c0_o.a_user.data_intg[6:0] Yes Yes T188,T184,T195 Yes T188,T184,T195 OUTPUT
tl_i2c0_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c0_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_i2c0_o.a_user.instr_type[2:1] No No No OUTPUT
tl_i2c0_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c0_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_data[31:0] Yes Yes T188,T184,T195 Yes T188,T184,T195 OUTPUT
tl_i2c0_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c0_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_i2c0_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_i2c0_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_i2c0_o.a_opcode[1] No No No OUTPUT
tl_i2c0_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c0_o.a_valid Yes Yes T112,T188,T113 Yes T112,T188,T113 OUTPUT
tl_i2c0_i.a_ready Yes Yes T112,T188,T113 Yes T112,T188,T113 INPUT
tl_i2c0_i.d_error No No No INPUT
tl_i2c0_i.d_user.data_intg[6:0] Yes Yes T188,T195,T192 Yes T188,T195,T192 INPUT
tl_i2c0_i.d_user.rsp_intg[1:0] Yes Yes T188,T184,T195 Yes T112,T188,T113 INPUT
tl_i2c0_i.d_user.rsp_intg[3:2] No No No INPUT
tl_i2c0_i.d_user.rsp_intg[5:4] Yes Yes T184,*T189,T190 Yes T112,T188,T113 INPUT
tl_i2c0_i.d_user.rsp_intg[6] No No No INPUT
tl_i2c0_i.d_data[31:0] Yes Yes T188,T184,T195 Yes T112,T188,T113 INPUT
tl_i2c0_i.d_sink No No No INPUT
tl_i2c0_i.d_source[1:0] Yes Yes *T103,*T188,*T184 Yes T103,T112,T188 INPUT
tl_i2c0_i.d_source[5:2] No No No INPUT
tl_i2c0_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i2c0_i.d_size[0] No No No INPUT
tl_i2c0_i.d_size[1] Yes Yes T184,T189,T190 Yes T112,T188,T113 INPUT
tl_i2c0_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i2c0_i.d_opcode[0] Yes Yes *T188,*T184,*T195 Yes T188,T184,T195 INPUT
tl_i2c0_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_i2c0_i.d_valid Yes Yes T112,T188,T113 Yes T112,T188,T113 INPUT
tl_i2c1_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c1_o.a_user.data_intg[6:0] Yes Yes T191,T184,T192 Yes T191,T184,T192 OUTPUT
tl_i2c1_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c1_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_i2c1_o.a_user.instr_type[2:1] No No No OUTPUT
tl_i2c1_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c1_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_data[31:0] Yes Yes T191,T184,T192 Yes T191,T184,T192 OUTPUT
tl_i2c1_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c1_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_i2c1_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_i2c1_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_i2c1_o.a_opcode[1] No No No OUTPUT
tl_i2c1_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c1_o.a_valid Yes Yes T112,T191,T113 Yes T112,T191,T113 OUTPUT
tl_i2c1_i.a_ready Yes Yes T112,T191,T113 Yes T112,T191,T113 INPUT
tl_i2c1_i.d_error No No No INPUT
tl_i2c1_i.d_user.data_intg[6:0] Yes Yes T191,T192,T198 Yes T191,T192,T198 INPUT
tl_i2c1_i.d_user.rsp_intg[1:0] Yes Yes T191,T184,T189 Yes T112,T191,T113 INPUT
tl_i2c1_i.d_user.rsp_intg[3:2] No No No INPUT
tl_i2c1_i.d_user.rsp_intg[5:4] Yes Yes T184,*T189,T190 Yes T112,T191,T113 INPUT
tl_i2c1_i.d_user.rsp_intg[6] No No No INPUT
tl_i2c1_i.d_data[31:0] Yes Yes T191,T184,T189 Yes T112,T191,T113 INPUT
tl_i2c1_i.d_sink No No No INPUT
tl_i2c1_i.d_source[1:0] Yes Yes *T103,*T191,*T184 Yes T103,T112,T191 INPUT
tl_i2c1_i.d_source[5:2] No No No INPUT
tl_i2c1_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i2c1_i.d_size[0] No No No INPUT
tl_i2c1_i.d_size[1] Yes Yes T184,T189,T190 Yes T112,T191,T113 INPUT
tl_i2c1_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i2c1_i.d_opcode[0] Yes Yes *T191,*T184,*T192 Yes T191,T184,T192 INPUT
tl_i2c1_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_i2c1_i.d_valid Yes Yes T112,T191,T113 Yes T112,T191,T113 INPUT
tl_i2c2_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c2_o.a_user.data_intg[6:0] Yes Yes T186,T187,T200 Yes T186,T187,T200 OUTPUT
tl_i2c2_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c2_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_i2c2_o.a_user.instr_type[2:1] No No No OUTPUT
tl_i2c2_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c2_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_data[31:0] Yes Yes T186,T187,T200 Yes T186,T187,T200 OUTPUT
tl_i2c2_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c2_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_i2c2_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_i2c2_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_i2c2_o.a_opcode[1] No No No OUTPUT
tl_i2c2_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_i2c2_o.a_valid Yes Yes T186,T187,T112 Yes T186,T187,T112 OUTPUT
tl_i2c2_i.a_ready Yes Yes T186,T187,T112 Yes T186,T187,T112 INPUT
tl_i2c2_i.d_error No No No INPUT
tl_i2c2_i.d_user.data_intg[6:0] Yes Yes T186,T187,T200 Yes T186,T187,T200 INPUT
tl_i2c2_i.d_user.rsp_intg[1:0] Yes Yes T186,T187,T200 Yes T186,T187,T112 INPUT
tl_i2c2_i.d_user.rsp_intg[3:2] No No No INPUT
tl_i2c2_i.d_user.rsp_intg[5:4] Yes Yes T184,*T189,T190 Yes T186,T187,T112 INPUT
tl_i2c2_i.d_user.rsp_intg[6] No No No INPUT
tl_i2c2_i.d_data[31:0] Yes Yes T186,T187,T200 Yes T186,T187,T112 INPUT
tl_i2c2_i.d_sink No No No INPUT
tl_i2c2_i.d_source[1:0] Yes Yes *T103,*T186,*T187 Yes T103,T186,T187 INPUT
tl_i2c2_i.d_source[5:2] No No No INPUT
tl_i2c2_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i2c2_i.d_size[0] No No No INPUT
tl_i2c2_i.d_size[1] Yes Yes T184,T189,T190 Yes T186,T187,T112 INPUT
tl_i2c2_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i2c2_i.d_opcode[0] Yes Yes *T186,*T187,*T200 Yes T186,T187,T200 INPUT
tl_i2c2_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_i2c2_i.d_valid Yes Yes T186,T187,T112 Yes T186,T187,T112 INPUT
tl_pattgen_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pattgen_o.a_user.data_intg[6:0] Yes Yes T109,T310,T346 Yes T109,T310,T346 OUTPUT
tl_pattgen_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pattgen_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_pattgen_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pattgen_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pattgen_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_data[31:0] Yes Yes T109,T310,T346 Yes T109,T310,T346 OUTPUT
tl_pattgen_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pattgen_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_pattgen_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_pattgen_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_pattgen_o.a_opcode[1] No No No OUTPUT
tl_pattgen_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pattgen_o.a_valid Yes Yes T112,T109,T310 Yes T112,T109,T310 OUTPUT
tl_pattgen_i.a_ready Yes Yes T112,T109,T310 Yes T112,T109,T310 INPUT
tl_pattgen_i.d_error No No No INPUT
tl_pattgen_i.d_user.data_intg[6:0] Yes Yes T109,T310,T346 Yes T109,T310,T346 INPUT
tl_pattgen_i.d_user.rsp_intg[1:0] Yes Yes T109,T310,T346 Yes T112,T109,T310 INPUT
tl_pattgen_i.d_user.rsp_intg[3:2] No No No INPUT
tl_pattgen_i.d_user.rsp_intg[5:4] Yes Yes T121,*T109,*T310 Yes T112,T109,T310 INPUT
tl_pattgen_i.d_user.rsp_intg[6] No No No INPUT
tl_pattgen_i.d_data[31:0] Yes Yes T109,T310,T346 Yes T112,T109,T310 INPUT
tl_pattgen_i.d_sink No No No INPUT
tl_pattgen_i.d_source[1:0] Yes Yes *T121,*T109,*T310 Yes T121,T109,T310 INPUT
tl_pattgen_i.d_source[5:2] No No No INPUT
tl_pattgen_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pattgen_i.d_size[0] No No No INPUT
tl_pattgen_i.d_size[1] Yes Yes T121 Yes T112,T109,T310 INPUT
tl_pattgen_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pattgen_i.d_opcode[0] Yes Yes *T109,*T310,*T346 Yes T109,T310,T346 INPUT
tl_pattgen_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pattgen_i.d_valid Yes Yes T112,T109,T310 Yes T112,T109,T310 INPUT
tl_pwm_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwm_aon_o.a_user.data_intg[6:0] Yes Yes T311,T99,T100 Yes T311,T99,T100 OUTPUT
tl_pwm_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwm_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_pwm_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pwm_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwm_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_data[31:0] Yes Yes T311,T99,T100 Yes T311,T99,T100 OUTPUT
tl_pwm_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwm_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_pwm_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_pwm_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_pwm_aon_o.a_opcode[1] No No No OUTPUT
tl_pwm_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwm_aon_o.a_valid Yes Yes T311,T99,T112 Yes T311,T99,T112 OUTPUT
tl_pwm_aon_i.a_ready Yes Yes T311,T99,T112 Yes T311,T99,T112 INPUT
tl_pwm_aon_i.d_error No No No INPUT
tl_pwm_aon_i.d_user.data_intg[6:0] Yes Yes T311,T99,T100 Yes T311,T99,T100 INPUT
tl_pwm_aon_i.d_user.rsp_intg[1:0] Yes Yes T311,T99,T100 Yes T311,T99,T112 INPUT
tl_pwm_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_pwm_aon_i.d_user.rsp_intg[5:4] Yes Yes T8,*T311,*T99 Yes T311,T99,T112 INPUT
tl_pwm_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_pwm_aon_i.d_data[31:0] Yes Yes T311,T99,T100 Yes T311,T99,T112 INPUT
tl_pwm_aon_i.d_sink No No No INPUT
tl_pwm_aon_i.d_source[1:0] Yes Yes *T8,*T311,*T99 Yes T8,T311,T99 INPUT
tl_pwm_aon_i.d_source[5:2] No No No INPUT
tl_pwm_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pwm_aon_i.d_size[0] No No No INPUT
tl_pwm_aon_i.d_size[1] Yes Yes T8 Yes T311,T99,T112 INPUT
tl_pwm_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pwm_aon_i.d_opcode[0] Yes Yes *T311,*T99,*T100 Yes T311,T99,T100 INPUT
tl_pwm_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pwm_aon_i.d_valid Yes Yes T311,T99,T112 Yes T311,T99,T112 INPUT
tl_gpio_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_user.instr_type[2:1] No No No OUTPUT
tl_gpio_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_gpio_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_gpio_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_gpio_o.a_opcode[1] No No No OUTPUT
tl_gpio_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_gpio_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_gpio_i.d_error No No No INPUT
tl_gpio_i.d_user.data_intg[6:0] Yes Yes T29,T37,T38 Yes T29,T37,T38 INPUT
tl_gpio_i.d_user.rsp_intg[1:0] Yes Yes T99,T29,T37 Yes T99,T112,T100 INPUT
tl_gpio_i.d_user.rsp_intg[3:2] No No No INPUT
tl_gpio_i.d_user.rsp_intg[5:4] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_gpio_i.d_user.rsp_intg[6] No No No INPUT
tl_gpio_i.d_data[31:0] Yes Yes T99,T29,T37 Yes T99,T112,T100 INPUT
tl_gpio_i.d_sink No No No INPUT
tl_gpio_i.d_source[1:0] Yes Yes *T103,*T4,*T18 Yes T103,T4,T5 INPUT
tl_gpio_i.d_source[5:2] No No No INPUT
tl_gpio_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_gpio_i.d_size[0] No No No INPUT
tl_gpio_i.d_size[1] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_gpio_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_gpio_i.d_opcode[0] Yes Yes *T4,*T18,*T45 Yes T4,T5,T6 INPUT
tl_gpio_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_gpio_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_spi_device_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_spi_device_o.a_user.data_intg[6:0] Yes Yes T19,T63,T25 Yes T19,T63,T25 OUTPUT
tl_spi_device_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_spi_device_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_spi_device_o.a_user.instr_type[2:1] No No No OUTPUT
tl_spi_device_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_spi_device_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_data[31:0] Yes Yes T19,T63,T25 Yes T19,T63,T25 OUTPUT
tl_spi_device_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_spi_device_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_spi_device_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_spi_device_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_spi_device_o.a_opcode[1] No No No OUTPUT
tl_spi_device_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_spi_device_o.a_valid Yes Yes T19,T63,T25 Yes T19,T63,T25 OUTPUT
tl_spi_device_i.a_ready Yes Yes T19,T63,T25 Yes T19,T63,T25 INPUT
tl_spi_device_i.d_error No No No INPUT
tl_spi_device_i.d_user.data_intg[6:0] Yes Yes T19,T63,T25 Yes T19,T63,T25 INPUT
tl_spi_device_i.d_user.rsp_intg[1:0] Yes Yes T19,T63,T25 Yes T19,T63,T25 INPUT
tl_spi_device_i.d_user.rsp_intg[3:2] No No No INPUT
tl_spi_device_i.d_user.rsp_intg[5:4] Yes Yes T19,T63,T25 Yes T19,T63,T25 INPUT
tl_spi_device_i.d_user.rsp_intg[6] No No No INPUT
tl_spi_device_i.d_data[31:0] Yes Yes T19,T63,T25 Yes T19,T63,T25 INPUT
tl_spi_device_i.d_sink No No No INPUT
tl_spi_device_i.d_source[1:0] Yes Yes *T103,*T19,*T63 Yes T103,T19,T63 INPUT
tl_spi_device_i.d_source[5:2] No No No INPUT
tl_spi_device_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_spi_device_i.d_size[0] No No No INPUT
tl_spi_device_i.d_size[1] Yes Yes T19,T63,T25 Yes T19,T63,T25 INPUT
tl_spi_device_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_spi_device_i.d_opcode[0] Yes Yes *T19,*T63,*T25 Yes T19,T63,T25 INPUT
tl_spi_device_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_spi_device_i.d_valid Yes Yes T19,T63,T25 Yes T19,T63,T25 INPUT
tl_rv_timer_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rv_timer_o.a_user.data_intg[6:0] Yes Yes T260,T257,T258 Yes T260,T257,T258 OUTPUT
tl_rv_timer_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rv_timer_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_rv_timer_o.a_user.instr_type[2:1] No No No OUTPUT
tl_rv_timer_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rv_timer_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_data[31:0] Yes Yes T260,T257,T258 Yes T260,T257,T258 OUTPUT
tl_rv_timer_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rv_timer_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_rv_timer_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_rv_timer_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_rv_timer_o.a_opcode[1] No No No OUTPUT
tl_rv_timer_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rv_timer_o.a_valid Yes Yes T260,T257,T258 Yes T260,T257,T258 OUTPUT
tl_rv_timer_i.a_ready Yes Yes T260,T257,T258 Yes T260,T257,T258 INPUT
tl_rv_timer_i.d_error No No No INPUT
tl_rv_timer_i.d_user.data_intg[6:0] Yes Yes T260,T257,T258 Yes T260,T257,T258 INPUT
tl_rv_timer_i.d_user.rsp_intg[1:0] Yes Yes T260,T257,T258 Yes T260,T257,T258 INPUT
tl_rv_timer_i.d_user.rsp_intg[3:2] No No No INPUT
tl_rv_timer_i.d_user.rsp_intg[5:4] Yes Yes T99,*T103,*T260 Yes T260,T257,T258 INPUT
tl_rv_timer_i.d_user.rsp_intg[6] No No No INPUT
tl_rv_timer_i.d_data[31:0] Yes Yes T260,T257,T258 Yes T260,T257,T258 INPUT
tl_rv_timer_i.d_sink No No No INPUT
tl_rv_timer_i.d_source[1:0] Yes Yes *T103,*T260,*T257 Yes T103,T260,T257 INPUT
tl_rv_timer_i.d_source[5:2] No No No INPUT
tl_rv_timer_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rv_timer_i.d_size[0] No No No INPUT
tl_rv_timer_i.d_size[1] Yes Yes T99,T103 Yes T260,T257,T258 INPUT
tl_rv_timer_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rv_timer_i.d_opcode[0] Yes Yes *T260,*T257,*T258 Yes T260,T257,T258 INPUT
tl_rv_timer_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rv_timer_i.d_valid Yes Yes T260,T257,T258 Yes T260,T257,T258 INPUT
tl_pwrmgr_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwrmgr_aon_o.a_user.data_intg[6:0] Yes Yes T5,T18,T75 Yes T5,T18,T75 OUTPUT
tl_pwrmgr_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwrmgr_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_pwrmgr_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pwrmgr_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwrmgr_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_data[31:0] Yes Yes T5,T18,T75 Yes T5,T18,T75 OUTPUT
tl_pwrmgr_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwrmgr_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_pwrmgr_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_pwrmgr_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_pwrmgr_aon_o.a_opcode[1] No No No OUTPUT
tl_pwrmgr_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pwrmgr_aon_o.a_valid Yes Yes T5,T18,T75 Yes T5,T18,T75 OUTPUT
tl_pwrmgr_aon_i.a_ready Yes Yes T5,T18,T75 Yes T5,T18,T75 INPUT
tl_pwrmgr_aon_i.d_error No No No INPUT
tl_pwrmgr_aon_i.d_user.data_intg[6:0] Yes Yes T5,T18,T75 Yes T5,T18,T75 INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[1:0] Yes Yes T5,T18,T75 Yes T5,T18,T75 INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[5:4] Yes Yes T20,T56,*T57 Yes T5,T18,T75 INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_pwrmgr_aon_i.d_data[31:0] Yes Yes T5,T18,T75 Yes T5,T18,T75 INPUT
tl_pwrmgr_aon_i.d_sink No No No INPUT
tl_pwrmgr_aon_i.d_source[1:0] Yes Yes *T8,*T5,*T18 Yes T8,T5,T18 INPUT
tl_pwrmgr_aon_i.d_source[5:2] No No No INPUT
tl_pwrmgr_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pwrmgr_aon_i.d_size[0] No No No INPUT
tl_pwrmgr_aon_i.d_size[1] Yes Yes T20,T56,T57 Yes T5,T18,T75 INPUT
tl_pwrmgr_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pwrmgr_aon_i.d_opcode[0] Yes Yes *T5,*T18,*T75 Yes T5,T18,T75 INPUT
tl_pwrmgr_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pwrmgr_aon_i.d_valid Yes Yes T5,T18,T75 Yes T5,T18,T75 INPUT
tl_rstmgr_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_rstmgr_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_rstmgr_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_rstmgr_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_rstmgr_aon_o.a_opcode[1] No No No OUTPUT
tl_rstmgr_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rstmgr_aon_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_error No No No INPUT
tl_rstmgr_aon_i.d_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[1:0] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[5:4] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_rstmgr_aon_i.d_data[31:0] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_sink No No No INPUT
tl_rstmgr_aon_i.d_source[1:0] Yes Yes *T8,*T4,*T18 Yes T8,T4,T5 INPUT
tl_rstmgr_aon_i.d_source[5:2] No No No INPUT
tl_rstmgr_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rstmgr_aon_i.d_size[0] No No No INPUT
tl_rstmgr_aon_i.d_size[1] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rstmgr_aon_i.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_rstmgr_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rstmgr_aon_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_o.a_user.data_intg[6:0] Yes Yes T18,T59,T96 Yes T18,T59,T96 OUTPUT
tl_clkmgr_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_clkmgr_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_data[31:0] Yes Yes T4,T6,T18 Yes T4,T6,T18 OUTPUT
tl_clkmgr_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_clkmgr_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_clkmgr_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_clkmgr_aon_o.a_opcode[1] No No No OUTPUT
tl_clkmgr_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_clkmgr_aon_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_i.d_error No No No INPUT
tl_clkmgr_aon_i.d_user.data_intg[6:0] Yes Yes T96,T28,T19 Yes T96,T28,T19 INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[1:0] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[5:4] Yes Yes *T4,T18,*T45 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_clkmgr_aon_i.d_data[31:0] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_i.d_sink No No No INPUT
tl_clkmgr_aon_i.d_source[0] No No Yes T64,T347,T348 INPUT
tl_clkmgr_aon_i.d_source[1] Yes Yes *T4,*T18,*T45 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_i.d_source[5:2] No No No INPUT
tl_clkmgr_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_clkmgr_aon_i.d_size[0] No No No INPUT
tl_clkmgr_aon_i.d_size[1] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_clkmgr_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_clkmgr_aon_i.d_opcode[0] Yes Yes *T18,*T59,*T96 Yes T18,T59,T96 INPUT
tl_clkmgr_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_clkmgr_aon_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_pinmux_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pinmux_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_pinmux_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_pinmux_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_pinmux_aon_o.a_opcode[1] No No No OUTPUT
tl_pinmux_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_pinmux_aon_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_pinmux_aon_i.d_error No No No INPUT
tl_pinmux_aon_i.d_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_pinmux_aon_i.d_user.rsp_intg[1:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_pinmux_aon_i.d_user.rsp_intg[2] No No No INPUT
tl_pinmux_aon_i.d_user.rsp_intg[5:3] Yes Yes *T42,*T43,*T44 Yes T42,T43,T44 INPUT
tl_pinmux_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_pinmux_aon_i.d_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_pinmux_aon_i.d_sink No No No INPUT
tl_pinmux_aon_i.d_source[5:0] Yes Yes *T8,*T121,*T4 Yes T8,T121,T4 INPUT
tl_pinmux_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pinmux_aon_i.d_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 INPUT
tl_pinmux_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pinmux_aon_i.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_pinmux_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pinmux_aon_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_user.instr_type[2:1] No No No OUTPUT
tl_otp_ctrl__core_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_otp_ctrl__core_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_otp_ctrl__core_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_otp_ctrl__core_o.a_opcode[1] No No No OUTPUT
tl_otp_ctrl__core_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__core_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_i.d_error No No No INPUT
tl_otp_ctrl__core_i.d_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[1:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[3:2] No No No INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[5:4] Yes Yes T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[6] No No No INPUT
tl_otp_ctrl__core_i.d_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_i.d_sink No No No INPUT
tl_otp_ctrl__core_i.d_source[1:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 INPUT
tl_otp_ctrl__core_i.d_source[5:2] No No No INPUT
tl_otp_ctrl__core_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__core_i.d_size[0] No No No INPUT
tl_otp_ctrl__core_i.d_size[1] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__core_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__core_i.d_opcode[0] Yes Yes *T4,*T45,*T152 Yes T4,T45,T152 INPUT
tl_otp_ctrl__core_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__core_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__prim_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__prim_o.a_user.data_intg[6:0] Yes Yes T121 Yes T121 OUTPUT
tl_otp_ctrl__prim_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__prim_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__prim_o.a_user.instr_type[2:1] No No No OUTPUT
tl_otp_ctrl__prim_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__prim_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_data[31:0] Yes Yes T121 Yes T121 OUTPUT
tl_otp_ctrl__prim_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__prim_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_otp_ctrl__prim_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_otp_ctrl__prim_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_otp_ctrl__prim_o.a_opcode[1] No No No OUTPUT
tl_otp_ctrl__prim_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_otp_ctrl__prim_o.a_valid Yes Yes T121 Yes T121 OUTPUT
tl_otp_ctrl__prim_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_otp_ctrl__prim_i.d_error Yes Yes T4,T5,T6 Yes T4,T18,T45 INPUT
tl_otp_ctrl__prim_i.d_user.data_intg[6:0] Yes Yes T121 Yes T121 INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[2:0] Yes Yes *T121,*T4,*T5 Yes T121,T4,T18 INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[3] No No No INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[5:4] Yes Yes *T121,*T4,*T18 Yes T121,T4,T5 INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[6] No No No INPUT
tl_otp_ctrl__prim_i.d_data[31:0] Yes Yes T4,T5,T6 Yes T4,T18,T45 INPUT
tl_otp_ctrl__prim_i.d_sink No No No INPUT
tl_otp_ctrl__prim_i.d_source[0] Yes Yes *T121 Yes T121 INPUT
tl_otp_ctrl__prim_i.d_source[5:1] No No No INPUT
tl_otp_ctrl__prim_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__prim_i.d_size[0] No No No INPUT
tl_otp_ctrl__prim_i.d_size[1] Yes Yes T121 Yes T121 INPUT
tl_otp_ctrl__prim_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__prim_i.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T4,T18,T45 INPUT
tl_otp_ctrl__prim_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__prim_i.d_valid Yes Yes T121 Yes T121 INPUT
tl_lc_ctrl_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_user.data_intg[6:0] Yes Yes T28,T19,T20 Yes T28,T19,T20 OUTPUT
tl_lc_ctrl_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_user.instr_type[2:1] No No No OUTPUT
tl_lc_ctrl_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_data[31:0] Yes Yes T28,T19,T20 Yes T28,T19,T20 OUTPUT
tl_lc_ctrl_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_lc_ctrl_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_lc_ctrl_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_lc_ctrl_o.a_opcode[1] No No No OUTPUT
tl_lc_ctrl_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_valid Yes Yes T28,T19,T20 Yes T28,T19,T20 OUTPUT
tl_lc_ctrl_i.a_ready Yes Yes T28,T19,T20 Yes T28,T19,T20 INPUT
tl_lc_ctrl_i.d_error No No No INPUT
tl_lc_ctrl_i.d_user.data_intg[6:0] Yes Yes T19,T20,T58 Yes T19,T20,T58 INPUT
tl_lc_ctrl_i.d_user.rsp_intg[1:0] Yes Yes T68,T69,T167 Yes T68,T69,T167 INPUT
tl_lc_ctrl_i.d_user.rsp_intg[3:2] No No No INPUT
tl_lc_ctrl_i.d_user.rsp_intg[5:4] Yes Yes T19,T20,T21 Yes T28,T19,T20 INPUT
tl_lc_ctrl_i.d_user.rsp_intg[6] No No No INPUT
tl_lc_ctrl_i.d_data[31:0] Yes Yes T19,T20,T58 Yes T28,T19,T20 INPUT
tl_lc_ctrl_i.d_sink No No No INPUT
tl_lc_ctrl_i.d_source[1:0] Yes Yes *T214,*T215,*T216 Yes T214,T215,T216 INPUT
tl_lc_ctrl_i.d_source[5:2] No No No INPUT
tl_lc_ctrl_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_lc_ctrl_i.d_size[0] No No No INPUT
tl_lc_ctrl_i.d_size[1] Yes Yes T19,T20,T21 Yes T28,T19,T20 INPUT
tl_lc_ctrl_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_lc_ctrl_i.d_opcode[0] Yes Yes *T19,*T20,*T21 Yes T28,T19,T20 INPUT
tl_lc_ctrl_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_lc_ctrl_i.d_valid Yes Yes T28,T19,T20 Yes T28,T19,T20 INPUT
tl_sensor_ctrl_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sensor_ctrl_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_sensor_ctrl_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_sensor_ctrl_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_sensor_ctrl_aon_o.a_opcode[1] No No No OUTPUT
tl_sensor_ctrl_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sensor_ctrl_aon_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_sensor_ctrl_aon_i.d_error No No No INPUT
tl_sensor_ctrl_aon_i.d_user.data_intg[6:0] Yes Yes T20,T56,T1 Yes T20,T56,T1 INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[1:0] Yes Yes T20,T56,T1 Yes T20,T56,T1 INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[2] No No No INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[5:3] Yes Yes *T42,*T43,*T44 Yes T42,T43,T44 INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_sensor_ctrl_aon_i.d_data[31:0] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_sensor_ctrl_aon_i.d_sink No No No INPUT
tl_sensor_ctrl_aon_i.d_source[5:0] Yes Yes *T103,*T4,*T18 Yes T103,T4,T5 INPUT
tl_sensor_ctrl_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sensor_ctrl_aon_i.d_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 INPUT
tl_sensor_ctrl_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sensor_ctrl_aon_i.d_opcode[0] Yes Yes *T4,*T18,*T45 Yes T4,T5,T6 INPUT
tl_sensor_ctrl_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sensor_ctrl_aon_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_alert_handler_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_alert_handler_o.a_user.data_intg[6:0] Yes Yes T5,T59,T115 Yes T5,T59,T115 OUTPUT
tl_alert_handler_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_alert_handler_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_alert_handler_o.a_user.instr_type[2:1] No No No OUTPUT
tl_alert_handler_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_alert_handler_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_data[31:0] Yes Yes T5,T59,T115 Yes T5,T59,T115 OUTPUT
tl_alert_handler_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_alert_handler_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_alert_handler_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_alert_handler_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_alert_handler_o.a_opcode[1] No No No OUTPUT
tl_alert_handler_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_alert_handler_o.a_valid Yes Yes T5,T59,T115 Yes T5,T59,T115 OUTPUT
tl_alert_handler_i.a_ready Yes Yes T5,T59,T115 Yes T5,T59,T115 INPUT
tl_alert_handler_i.d_error No No No INPUT
tl_alert_handler_i.d_user.data_intg[6:0] Yes Yes T5,T59,T115 Yes T5,T59,T115 INPUT
tl_alert_handler_i.d_user.rsp_intg[1:0] Yes Yes T5,T59,T115 Yes T5,T59,T115 INPUT
tl_alert_handler_i.d_user.rsp_intg[3:2] No No No INPUT
tl_alert_handler_i.d_user.rsp_intg[5:4] Yes Yes T59,T115,T116 Yes T5,T59,T115 INPUT
tl_alert_handler_i.d_user.rsp_intg[6] No No No INPUT
tl_alert_handler_i.d_data[31:0] Yes Yes T5,T59,T115 Yes T5,T59,T115 INPUT
tl_alert_handler_i.d_sink No No No INPUT
tl_alert_handler_i.d_source[0] No No No INPUT
tl_alert_handler_i.d_source[1] Yes Yes *T5,*T59,*T115 Yes T5,T59,T115 INPUT
tl_alert_handler_i.d_source[5:2] No No No INPUT
tl_alert_handler_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_alert_handler_i.d_size[0] No No No INPUT
tl_alert_handler_i.d_size[1] Yes Yes T59,T115,T116 Yes T5,T59,T115 INPUT
tl_alert_handler_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_alert_handler_i.d_opcode[0] Yes Yes *T5,*T59,*T115 Yes T5,T59,T115 INPUT
tl_alert_handler_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_alert_handler_i.d_valid Yes Yes T5,T59,T115 Yes T5,T59,T115 INPUT
tl_sram_ctrl_ret_aon__regs_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.data_intg[6:0] Yes Yes T78,T20,T58 Yes T78,T20,T58 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_data[31:0] Yes Yes T78,T20,T58 Yes T78,T20,T58 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_opcode[1] No No No OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_valid Yes Yes T78,T20,T58 Yes T78,T20,T58 OUTPUT
tl_sram_ctrl_ret_aon__regs_i.a_ready Yes Yes T78,T20,T58 Yes T78,T20,T58 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_error No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.data_intg[6:0] Yes Yes T78,T174,T175 Yes T78,T174,T175 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[1:0] Yes Yes T78,T20,T56 Yes T78,T20,T58 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[3:2] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[5:4] Yes Yes *T20,*T56,*T57 Yes T78,T20,T58 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[6] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_data[31:0] Yes Yes T78,T20,T56 Yes T78,T20,T58 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_sink No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[1:0] Yes Yes *T103,*T78,*T20 Yes T103,T78,T20 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[5:2] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__regs_i.d_size[0] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_size[1] Yes Yes T20,T56,T57 Yes T78,T20,T58 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__regs_i.d_opcode[0] Yes Yes *T78,*T174,*T175 Yes T78,T225,T174 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__regs_i.d_valid Yes Yes T78,T20,T58 Yes T78,T20,T58 INPUT
tl_sram_ctrl_ret_aon__ram_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.data_intg[6:0] Yes Yes T4,T5,T18 Yes T4,T5,T18 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_opcode[1] No No No OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_ret_aon__ram_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_error Yes Yes T4,T5,T6 Yes T4,T18,T45 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.data_intg[6:0] Yes Yes T4,T5,T18 Yes T4,T5,T18 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[2:0] Yes Yes T4,T5,T18 Yes T4,T5,T6 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[3] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[5:4] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[6] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_data[31:0] Yes Yes T4,T5,T18 Yes T4,T5,T18 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_sink No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_source[1:0] Yes Yes *T66,*T67,*T224 Yes T66,T67,T224 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_source[5:2] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__ram_i.d_size[0] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_size[1] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__ram_i.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__ram_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_aon_timer_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_aon_timer_aon_o.a_user.data_intg[6:0] Yes Yes T5,T18,T115 Yes T5,T18,T115 OUTPUT
tl_aon_timer_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_aon_timer_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_aon_timer_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_aon_timer_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_aon_timer_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_data[31:0] Yes Yes T5,T18,T115 Yes T5,T18,T115 OUTPUT
tl_aon_timer_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_aon_timer_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_aon_timer_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_aon_timer_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_aon_timer_aon_o.a_opcode[1] No No No OUTPUT
tl_aon_timer_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_aon_timer_aon_o.a_valid Yes Yes T5,T18,T115 Yes T5,T18,T115 OUTPUT
tl_aon_timer_aon_i.a_ready Yes Yes T5,T18,T115 Yes T5,T18,T115 INPUT
tl_aon_timer_aon_i.d_error No No No INPUT
tl_aon_timer_aon_i.d_user.data_intg[6:0] Yes Yes T5,T18,T115 Yes T5,T18,T115 INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[1:0] Yes Yes T5,T18,T115 Yes T5,T18,T115 INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[5:4] Yes Yes T18,T115,T116 Yes T5,T18,T115 INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_aon_timer_aon_i.d_data[31:0] Yes Yes T5,T18,T115 Yes T5,T18,T115 INPUT
tl_aon_timer_aon_i.d_sink No No No INPUT
tl_aon_timer_aon_i.d_source[0] No No Yes T349,T350 INPUT
tl_aon_timer_aon_i.d_source[1] Yes Yes *T5,*T18,*T115 Yes T5,T18,T115 INPUT
tl_aon_timer_aon_i.d_source[5:2] No No No INPUT
tl_aon_timer_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_aon_timer_aon_i.d_size[0] No No No INPUT
tl_aon_timer_aon_i.d_size[1] Yes Yes T18,T115,T116 Yes T5,T18,T115 INPUT
tl_aon_timer_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_aon_timer_aon_i.d_opcode[0] Yes Yes *T5,*T18,*T115 Yes T5,T18,T115 INPUT
tl_aon_timer_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_aon_timer_aon_i.d_valid Yes Yes T5,T18,T115 Yes T5,T18,T115 INPUT
tl_sysrst_ctrl_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.data_intg[6:0] Yes Yes T1,T2,T32 Yes T1,T2,T32 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sysrst_ctrl_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_data[31:0] Yes Yes T1,T2,T32 Yes T1,T2,T32 OUTPUT
tl_sysrst_ctrl_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sysrst_ctrl_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_sysrst_ctrl_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_sysrst_ctrl_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_sysrst_ctrl_aon_o.a_opcode[1] No No No OUTPUT
tl_sysrst_ctrl_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sysrst_ctrl_aon_o.a_valid Yes Yes T1,T2,T32 Yes T1,T2,T32 OUTPUT
tl_sysrst_ctrl_aon_i.a_ready Yes Yes T1,T2,T32 Yes T1,T2,T32 INPUT
tl_sysrst_ctrl_aon_i.d_error No No No INPUT
tl_sysrst_ctrl_aon_i.d_user.data_intg[6:0] Yes Yes T1,T2,T32 Yes T1,T2,T32 INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[1:0] Yes Yes T1,T2,T32 Yes T1,T2,T32 INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[5:4] Yes Yes T32,T266,T351 Yes T1,T2,T32 INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_sysrst_ctrl_aon_i.d_data[31:0] Yes Yes T32,T266,T239 Yes T1,T2,T32 INPUT
tl_sysrst_ctrl_aon_i.d_sink No No No INPUT
tl_sysrst_ctrl_aon_i.d_source[1:0] Yes Yes *T103,*T1,*T2 Yes T103,T1,T2 INPUT
tl_sysrst_ctrl_aon_i.d_source[5:2] No No No INPUT
tl_sysrst_ctrl_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sysrst_ctrl_aon_i.d_size[0] No No No INPUT
tl_sysrst_ctrl_aon_i.d_size[1] Yes Yes T32,T266,T351 Yes T1,T2,T32 INPUT
tl_sysrst_ctrl_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sysrst_ctrl_aon_i.d_opcode[0] Yes Yes *T1,*T2,*T32 Yes T1,T2,T32 INPUT
tl_sysrst_ctrl_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sysrst_ctrl_aon_i.d_valid Yes Yes T1,T2,T32 Yes T1,T2,T32 INPUT
tl_adc_ctrl_aon_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_adc_ctrl_aon_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_adc_ctrl_aon_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_adc_ctrl_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_adc_ctrl_aon_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_adc_ctrl_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_adc_ctrl_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_adc_ctrl_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_adc_ctrl_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_adc_ctrl_aon_o.a_opcode[1] No No No OUTPUT
tl_adc_ctrl_aon_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_adc_ctrl_aon_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_adc_ctrl_aon_i.d_error No No No INPUT
tl_adc_ctrl_aon_i.d_user.data_intg[4:0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_adc_ctrl_aon_i.d_user.data_intg[5] No Yes *T7,*T345,*T9 No INPUT
tl_adc_ctrl_aon_i.d_user.data_intg[6] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[1:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[5:4] Yes Yes T7,T9,*T11 Yes T1,T2,T3 INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_adc_ctrl_aon_i.d_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_adc_ctrl_aon_i.d_sink No No No INPUT
tl_adc_ctrl_aon_i.d_source[0] No No No INPUT
tl_adc_ctrl_aon_i.d_source[1] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_adc_ctrl_aon_i.d_source[5:2] No No No INPUT
tl_adc_ctrl_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_adc_ctrl_aon_i.d_size[0] No No No INPUT
tl_adc_ctrl_aon_i.d_size[1] Yes Yes T7,T9,T11 Yes T1,T2,T3 INPUT
tl_adc_ctrl_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_adc_ctrl_aon_i.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_adc_ctrl_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_adc_ctrl_aon_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_ast_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_user.instr_type[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_user.instr_type[2:1] No No No OUTPUT
tl_ast_o.a_user.instr_type[3] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_source[5:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 OUTPUT
tl_ast_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_size[1:0] Yes Yes T42,T43,T44 Yes T42,T43,T44 OUTPUT
tl_ast_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_opcode[0] Yes Yes *T66,*T8,*T67 Yes T66,T8,T67 OUTPUT
tl_ast_o.a_opcode[1] No No No OUTPUT
tl_ast_o.a_opcode[2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_ast_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_ast_i.d_error No No No INPUT
tl_ast_i.d_user.data_intg[6:0] No No No INPUT
tl_ast_i.d_user.rsp_intg[1:0] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_ast_i.d_user.rsp_intg[3:2] No No No INPUT
tl_ast_i.d_user.rsp_intg[4] Yes Yes *T4,*T18,*T45 Yes T4,T5,T6 INPUT
tl_ast_i.d_user.rsp_intg[6:5] No No No INPUT
tl_ast_i.d_data[31:0] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_ast_i.d_sink No No No INPUT
tl_ast_i.d_source[0] No No No INPUT
tl_ast_i.d_source[5:1] Yes Yes *T20,*T56,*T57 Yes T20,T58,T56 INPUT
tl_ast_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_ast_i.d_size[0] No No No INPUT
tl_ast_i.d_size[1] Yes Yes T4,T18,T45 Yes T4,T5,T6 INPUT
tl_ast_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_ast_i.d_opcode[0] No No No INPUT
tl_ast_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_ast_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%