Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.56 92.94 89.29 87.38 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1018440070 4313 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1018440070 4313 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1018440070 4313 0 0
T4 489146 2 0 0
T5 138290 2 0 0
T6 208516 2 0 0
T18 588760 5 0 0
T45 814498 2 0 0
T59 259452 2 0 0
T75 157549 2 0 0
T115 270030 4 0 0
T116 247512 4 0 0
T124 61092 0 0 0
T125 378960 1 0 0
T150 480938 0 0 0
T160 244153 0 0 0
T176 109783 8 0 0
T178 0 8 0 0
T179 0 11 0 0
T257 78349 0 0 0
T268 125232 0 0 0
T298 0 7 0 0
T299 0 8 0 0
T300 0 4 0 0
T301 185922 0 0 0
T302 169059 0 0 0
T303 921011 0 0 0
T304 148284 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1018440070 4313 0 0
T4 489146 2 0 0
T5 138290 2 0 0
T6 208516 2 0 0
T18 588760 5 0 0
T45 814498 2 0 0
T59 259452 2 0 0
T75 157549 2 0 0
T115 270030 4 0 0
T116 247512 4 0 0
T124 61092 0 0 0
T125 378960 1 0 0
T150 480938 0 0 0
T160 244153 0 0 0
T176 109783 8 0 0
T178 0 8 0 0
T179 0 11 0 0
T257 78349 0 0 0
T268 125232 0 0 0
T298 0 7 0 0
T299 0 8 0 0
T300 0 4 0 0
T301 185922 0 0 0
T302 169059 0 0 0
T303 921011 0 0 0
T304 148284 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 509220035 46 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 509220035 46 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 509220035 46 0 0
T124 61092 0 0 0
T150 480938 0 0 0
T160 244153 0 0 0
T176 109783 8 0 0
T178 0 8 0 0
T179 0 11 0 0
T257 78349 0 0 0
T268 125232 0 0 0
T298 0 7 0 0
T299 0 8 0 0
T300 0 4 0 0
T301 185922 0 0 0
T302 169059 0 0 0
T303 921011 0 0 0
T304 148284 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 509220035 46 0 0
T124 61092 0 0 0
T150 480938 0 0 0
T160 244153 0 0 0
T176 109783 8 0 0
T178 0 8 0 0
T179 0 11 0 0
T257 78349 0 0 0
T268 125232 0 0 0
T298 0 7 0 0
T299 0 8 0 0
T300 0 4 0 0
T301 185922 0 0 0
T302 169059 0 0 0
T303 921011 0 0 0
T304 148284 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 509220035 4267 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 509220035 4267 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 509220035 4267 0 0
T4 489146 2 0 0
T5 138290 2 0 0
T6 208516 2 0 0
T18 588760 5 0 0
T45 814498 2 0 0
T59 259452 2 0 0
T75 157549 2 0 0
T115 270030 4 0 0
T116 247512 4 0 0
T125 378960 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 509220035 4267 0 0
T4 489146 2 0 0
T5 138290 2 0 0
T6 208516 2 0 0
T18 588760 5 0 0
T45 814498 2 0 0
T59 259452 2 0 0
T75 157549 2 0 0
T115 270030 4 0 0
T116 247512 4 0 0
T125 378960 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%