Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T3 |
| 1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
43114 |
0 |
0 |
| T1 |
174634 |
1601 |
0 |
0 |
| T2 |
42884 |
1884 |
0 |
0 |
| T3 |
0 |
4242 |
0 |
0 |
| T7 |
0 |
312 |
0 |
0 |
| T8 |
251363 |
10495 |
0 |
0 |
| T9 |
0 |
348 |
0 |
0 |
| T10 |
0 |
4102 |
0 |
0 |
| T11 |
0 |
258 |
0 |
0 |
| T12 |
0 |
1491 |
0 |
0 |
| T13 |
0 |
1478 |
0 |
0 |
| T14 |
24268 |
1774 |
0 |
0 |
| T15 |
0 |
2217 |
0 |
0 |
| T16 |
0 |
1021 |
0 |
0 |
| T17 |
0 |
1517 |
0 |
0 |
| T70 |
55221 |
0 |
0 |
0 |
| T79 |
205479 |
0 |
0 |
0 |
| T113 |
26398 |
0 |
0 |
0 |
| T136 |
0 |
1505 |
0 |
0 |
| T137 |
0 |
1783 |
0 |
0 |
| T138 |
320750 |
0 |
0 |
0 |
| T139 |
17669 |
0 |
0 |
0 |
| T140 |
30881 |
0 |
0 |
0 |
| T141 |
60793 |
0 |
0 |
0 |
| T142 |
39460 |
0 |
0 |
0 |
| T143 |
35983 |
0 |
0 |
0 |
| T144 |
113883 |
0 |
0 |
0 |
| T237 |
147422 |
0 |
0 |
0 |
| T426 |
0 |
1529 |
0 |
0 |
| T427 |
0 |
2081 |
0 |
0 |
| T428 |
0 |
990 |
0 |
0 |
| T429 |
148077 |
0 |
0 |
0 |
| T430 |
444603 |
0 |
0 |
0 |
| T431 |
53189 |
0 |
0 |
0 |
| T432 |
20406 |
0 |
0 |
0 |
| T433 |
90646 |
0 |
0 |
0 |
| T434 |
49391 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
40165700 |
35319200 |
0 |
0 |
| T4 |
37350 |
32975 |
0 |
0 |
| T5 |
12875 |
8600 |
0 |
0 |
| T6 |
16800 |
12500 |
0 |
0 |
| T18 |
43825 |
39375 |
0 |
0 |
| T45 |
47650 |
43300 |
0 |
0 |
| T59 |
20825 |
16475 |
0 |
0 |
| T75 |
14625 |
10350 |
0 |
0 |
| T115 |
22900 |
18600 |
0 |
0 |
| T116 |
24200 |
19900 |
0 |
0 |
| T125 |
25600 |
21300 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
109 |
0 |
0 |
| T1 |
174634 |
5 |
0 |
0 |
| T2 |
42884 |
5 |
0 |
0 |
| T3 |
0 |
10 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T8 |
251363 |
25 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
10 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
3 |
0 |
0 |
| T13 |
0 |
3 |
0 |
0 |
| T14 |
24268 |
3 |
0 |
0 |
| T15 |
0 |
5 |
0 |
0 |
| T16 |
0 |
3 |
0 |
0 |
| T17 |
0 |
3 |
0 |
0 |
| T70 |
55221 |
0 |
0 |
0 |
| T79 |
205479 |
0 |
0 |
0 |
| T113 |
26398 |
0 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T137 |
0 |
5 |
0 |
0 |
| T138 |
320750 |
0 |
0 |
0 |
| T139 |
17669 |
0 |
0 |
0 |
| T140 |
30881 |
0 |
0 |
0 |
| T141 |
60793 |
0 |
0 |
0 |
| T142 |
39460 |
0 |
0 |
0 |
| T143 |
35983 |
0 |
0 |
0 |
| T144 |
113883 |
0 |
0 |
0 |
| T237 |
147422 |
0 |
0 |
0 |
| T426 |
0 |
5 |
0 |
0 |
| T427 |
0 |
10 |
0 |
0 |
| T428 |
0 |
3 |
0 |
0 |
| T429 |
148077 |
0 |
0 |
0 |
| T430 |
444603 |
0 |
0 |
0 |
| T431 |
53189 |
0 |
0 |
0 |
| T432 |
20406 |
0 |
0 |
0 |
| T433 |
90646 |
0 |
0 |
0 |
| T434 |
49391 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
3275375 |
3263275 |
0 |
0 |
| T5 |
957450 |
939100 |
0 |
0 |
| T6 |
1402675 |
1387350 |
0 |
0 |
| T18 |
3598750 |
3579825 |
0 |
0 |
| T45 |
4922150 |
4905950 |
0 |
0 |
| T59 |
1586600 |
1575225 |
0 |
0 |
| T75 |
1061925 |
1048725 |
0 |
0 |
| T115 |
1651425 |
1638725 |
0 |
0 |
| T116 |
1511625 |
1503550 |
0 |
0 |
| T125 |
2293750 |
2283100 |
0 |
0 |