Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : chip_earlgrey_asic
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.90 80.00 100.00 95.71

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut 92.83 80.00 100.00 98.48



Module Instance : tb.dut

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.83 80.00 100.00 98.48


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.96 93.44 83.31 90.83 94.70 97.53


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
tb


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
top_earlgrey 91.51 93.32 81.97 90.76 94.49 97.02
u_ast 87.36 87.36
u_padring 99.04 99.21 99.81 96.57 99.60 100.00
u_prim_usb_diff_rx 96.30 100.00 88.89 100.00

Line Coverage for Module : chip_earlgrey_asic
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28311100.00
CONT_ASSIGN857100.00
CONT_ASSIGN870100.00
CONT_ASSIGN899100.00
CONT_ASSIGN907100.00
CONT_ASSIGN91411100.00
CONT_ASSIGN91711100.00
CONT_ASSIGN92311100.00
CONT_ASSIGN92511100.00
CONT_ASSIGN929100.00
CONT_ASSIGN93211100.00
CONT_ASSIGN109711100.00
CONT_ASSIGN109811100.00
CONT_ASSIGN109911100.00
CONT_ASSIGN110011100.00
CONT_ASSIGN110711100.00
CONT_ASSIGN112411100.00
CONT_ASSIGN112511100.00
CONT_ASSIGN112611100.00
CONT_ASSIGN112711100.00
CONT_ASSIGN113111100.00
CONT_ASSIGN113211100.00
CONT_ASSIGN113311100.00
CONT_ASSIGN113411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
282 1 1
283 1 1
857 0 1
870 0 1
899 0 1
907 0 1
914 1 1
917 1 1
923 1 1
925 1 1
929 0 1
932 1 1
1097 1 1
1098 1 1
1099 1 1
1100 1 1
1107 1 1
1124 1 1
1125 1 1
1126 1 1
1127 1 1
1131 1 1
1132 1 1
1133 1 1
1134 1 1


Cond Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT5,T75,T76

Toggle Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Totals 70 64 91.43
Total Bits 140 134 95.71
Total Bits 0->1 70 70 100.00
Total Bits 1->0 70 64 91.43

Ports 70 64 91.43
Port Bits 140 134 95.71
Port Bits 0->1 70 70 100.00
Port Bits 1->0 70 64 91.43

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
POR_N Yes Yes T19,T20,T21 Yes T4,T5,T6 INOUT
USB_P Yes Yes T124,T31,T22 Yes T31,T35,T36 INOUT
USB_N Yes Yes T31,T35,T36 Yes T31,T23,T35 INOUT
CC1 No No Yes T22,T23,T24 INOUT
CC2 No No Yes T22,T23,T24 INOUT
FLASH_TEST_VOLT No No Yes T22,T23,T24 INOUT
FLASH_TEST_MODE0 No No Yes T22,T23,T24 INOUT
FLASH_TEST_MODE1 No No Yes T22,T23,T24 INOUT
OTP_EXT_VOLT No No Yes T22,T23,T24 INOUT
SPI_HOST_D0 Yes Yes T25,T26,T27 Yes T25,T22,T26 INOUT
SPI_HOST_D1 Yes Yes T25,T26,T107 Yes T25,T26,T107 INOUT
SPI_HOST_D2 Yes Yes T25,T26,T107 Yes T25,T22,T26 INOUT
SPI_HOST_D3 Yes Yes T25,T26,T107 Yes T25,T26,T24 INOUT
SPI_HOST_CLK Yes Yes T25,T26,T27 Yes T25,T22,T26 INOUT
SPI_HOST_CS_L Yes Yes T25,T26,T27 Yes T25,T22,T26 INOUT
SPI_DEV_D0 Yes Yes T19,T63,T25 Yes T19,T63,T25 INOUT
SPI_DEV_D1 Yes Yes T19,T63,T25 Yes T19,T63,T25 INOUT
SPI_DEV_D2 Yes Yes T25,T26,T107 Yes T25,T22,T26 INOUT
SPI_DEV_D3 Yes Yes T25,T26,T107 Yes T25,T26,T24 INOUT
SPI_DEV_CLK Yes Yes T19,T63,T25 Yes T19,T63,T25 INOUT
SPI_DEV_CS_L Yes Yes T19,T63,T25 Yes T19,T63,T25 INOUT
IOR8 Yes Yes T32,T239,T240 Yes T32,T239,T240 INOUT
IOR9 Yes Yes T32,T240,T22 Yes T32,T239,T240 INOUT
IOA0 Yes Yes T28,T29,T30 Yes T28,T29,T23 INOUT
IOA1 Yes Yes T28,T29,T30 Yes T28,T29,T30 INOUT
IOA2 Yes Yes T99,T100,T29 Yes T99,T100,T29 INOUT
IOA3 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOA4 Yes Yes T96,T97,T98 Yes T96,T97,T98 INOUT
IOA5 Yes Yes T96,T97,T98 Yes T96,T97,T98 INOUT
IOA6 Yes Yes T29,T37,T38 Yes T29,T23,T37 INOUT
IOA7 Yes Yes T188,T29,T37 Yes T188,T29,T37 INOUT
IOA8 Yes Yes T188,T29,T37 Yes T188,T29,T22 INOUT
IOB0 Yes Yes T47,T48,T49 Yes T22,T47,T23 INOUT
IOB1 Yes Yes T47,T48,T49 Yes T47,T48,T49 INOUT
IOB2 Yes Yes T42,T43,T44 Yes T42,T43,T44 INOUT
IOB3 Yes Yes T32,T239,T240 Yes T239,T240,T47 INOUT
IOB4 Yes Yes T19,T308,T309 Yes T19,T308,T309 INOUT
IOB5 Yes Yes T19,T308,T309 Yes T19,T308,T309 INOUT
IOB6 Yes Yes T32,T239,T240 Yes T239,T240,T29 INOUT
IOB7 Yes Yes T1,T2,T3 Yes T1,T2,T32 INOUT
IOB8 Yes Yes T239,T240,T29 Yes T239,T240,T29 INOUT
IOB9 Yes Yes T32,T29,T191 Yes T32,T29,T191 INOUT
IOB10 Yes Yes T311,T99,T100 Yes T311,T99,T100 INOUT
IOB11 Yes Yes T186,T187,T311 Yes T186,T187,T311 INOUT
IOB12 Yes Yes T186,T187,T311 Yes T186,T187,T311 INOUT
IOC0 Yes Yes T19,T20,T58 Yes T63,T56,T65 INOUT
IOC1 Yes Yes T19,T63,T65 Yes T63,T65,T236 INOUT
IOC2 Yes Yes T19,T63,T65 Yes T63,T65,T236 INOUT
IOC3 Yes Yes T312,T313,T342 Yes T312,T313,T342 INOUT
IOC4 Yes Yes T20,T58,T56 Yes T20,T58,T56 INOUT
IOC5 Yes Yes T60,T61,T63 Yes T60,T61,T63 INOUT
IOC6 Yes Yes T28,T68,T69 Yes T28,T68,T69 INOUT
IOC7 Yes Yes T239,T240,T33 Yes T32,T239,T240 INOUT
IOC8 Yes Yes T60,T61,T139 Yes T60,T61,T63 INOUT
IOC9 Yes Yes T239,T50,T29 Yes T32,T239,T50 INOUT
IOC10 Yes Yes T311,T99,T100 Yes T311,T99,T100 INOUT
IOC11 Yes Yes T311,T99,T100 Yes T311,T99,T100 INOUT
IOC12 Yes Yes T311,T99,T100 Yes T311,T99,T100 INOUT
IOR0 Yes Yes T59,T60,T62 Yes T59,T60,T62 INOUT
IOR1 Yes Yes T59,T60,T62 Yes T59,T60,T62 INOUT
IOR2 Yes Yes T59,T60,T62 Yes T59,T60,T62 INOUT
IOR3 Yes Yes T59,T60,T62 Yes T59,T60,T62 INOUT
IOR4 Yes Yes T59,T60,T61 Yes T59,T60,T62 INOUT
IOR5 Yes Yes T32,T29,T37 Yes T32,T29,T37 INOUT
IOR6 Yes Yes T29,T37,T38 Yes T32,T29,T37 INOUT
IOR7 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR10 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR11 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR12 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR13 Yes Yes T1,T2,T239 Yes T1,T2,T239 INOUT

Line Coverage for Instance : tb.dut
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28311100.00
CONT_ASSIGN857100.00
CONT_ASSIGN870100.00
CONT_ASSIGN899100.00
CONT_ASSIGN907100.00
CONT_ASSIGN91411100.00
CONT_ASSIGN91711100.00
CONT_ASSIGN92311100.00
CONT_ASSIGN92511100.00
CONT_ASSIGN929100.00
CONT_ASSIGN93211100.00
CONT_ASSIGN109711100.00
CONT_ASSIGN109811100.00
CONT_ASSIGN109911100.00
CONT_ASSIGN110011100.00
CONT_ASSIGN110711100.00
CONT_ASSIGN112411100.00
CONT_ASSIGN112511100.00
CONT_ASSIGN112611100.00
CONT_ASSIGN112711100.00
CONT_ASSIGN113111100.00
CONT_ASSIGN113211100.00
CONT_ASSIGN113311100.00
CONT_ASSIGN113411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
282 1 1
283 1 1
857 0 1
870 0 1
899 0 1
907 0 1
914 1 1
917 1 1
923 1 1
925 1 1
929 0 1
932 1 1
1097 1 1
1098 1 1
1099 1 1
1100 1 1
1107 1 1
1124 1 1
1125 1 1
1126 1 1
1127 1 1
1131 1 1
1132 1 1
1133 1 1
1134 1 1


Cond Coverage for Instance : tb.dut
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT5,T75,T76

Toggle Coverage for Instance : tb.dut
TotalCoveredPercent
Totals 66 64 96.97
Total Bits 132 130 98.48
Total Bits 0->1 66 66 100.00
Total Bits 1->0 66 64 96.97

Ports 66 64 96.97
Port Bits 132 130 98.48
Port Bits 0->1 66 66 100.00
Port Bits 1->0 66 64 96.97

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
POR_N Yes Yes T19,T20,T21 Yes T4,T5,T6 INOUT
USB_P Yes Yes T124,T31,T22 Yes T31,T35,T36 INOUT
USB_N Yes Yes T31,T35,T36 Yes T31,T23,T35 INOUT
CC1 No No Yes T22,T23,T24 INOUT
CC2 No No Yes T22,T23,T24 INOUT
FLASH_TEST_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE0[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE1[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
OTP_EXT_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV.
SPI_HOST_D0 Yes Yes T25,T26,T27 Yes T25,T22,T26 INOUT
SPI_HOST_D1 Yes Yes T25,T26,T107 Yes T25,T26,T107 INOUT
SPI_HOST_D2 Yes Yes T25,T26,T107 Yes T25,T22,T26 INOUT
SPI_HOST_D3 Yes Yes T25,T26,T107 Yes T25,T26,T24 INOUT
SPI_HOST_CLK Yes Yes T25,T26,T27 Yes T25,T22,T26 INOUT
SPI_HOST_CS_L Yes Yes T25,T26,T27 Yes T25,T22,T26 INOUT
SPI_DEV_D0 Yes Yes T19,T63,T25 Yes T19,T63,T25 INOUT
SPI_DEV_D1 Yes Yes T19,T63,T25 Yes T19,T63,T25 INOUT
SPI_DEV_D2 Yes Yes T25,T26,T107 Yes T25,T22,T26 INOUT
SPI_DEV_D3 Yes Yes T25,T26,T107 Yes T25,T26,T24 INOUT
SPI_DEV_CLK Yes Yes T19,T63,T25 Yes T19,T63,T25 INOUT
SPI_DEV_CS_L Yes Yes T19,T63,T25 Yes T19,T63,T25 INOUT
IOR8 Yes Yes T32,T239,T240 Yes T32,T239,T240 INOUT
IOR9 Yes Yes T32,T240,T22 Yes T32,T239,T240 INOUT
IOA0 Yes Yes T28,T29,T30 Yes T28,T29,T23 INOUT
IOA1 Yes Yes T28,T29,T30 Yes T28,T29,T30 INOUT
IOA2 Yes Yes T99,T100,T29 Yes T99,T100,T29 INOUT
IOA3 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOA4 Yes Yes T96,T97,T98 Yes T96,T97,T98 INOUT
IOA5 Yes Yes T96,T97,T98 Yes T96,T97,T98 INOUT
IOA6 Yes Yes T29,T37,T38 Yes T29,T23,T37 INOUT
IOA7 Yes Yes T188,T29,T37 Yes T188,T29,T37 INOUT
IOA8 Yes Yes T188,T29,T37 Yes T188,T29,T22 INOUT
IOB0 Yes Yes T47,T48,T49 Yes T22,T47,T23 INOUT
IOB1 Yes Yes T47,T48,T49 Yes T47,T48,T49 INOUT
IOB2 Yes Yes T42,T43,T44 Yes T42,T43,T44 INOUT
IOB3 Yes Yes T32,T239,T240 Yes T239,T240,T47 INOUT
IOB4 Yes Yes T19,T308,T309 Yes T19,T308,T309 INOUT
IOB5 Yes Yes T19,T308,T309 Yes T19,T308,T309 INOUT
IOB6 Yes Yes T32,T239,T240 Yes T239,T240,T29 INOUT
IOB7 Yes Yes T1,T2,T3 Yes T1,T2,T32 INOUT
IOB8 Yes Yes T239,T240,T29 Yes T239,T240,T29 INOUT
IOB9 Yes Yes T32,T29,T191 Yes T32,T29,T191 INOUT
IOB10 Yes Yes T311,T99,T100 Yes T311,T99,T100 INOUT
IOB11 Yes Yes T186,T187,T311 Yes T186,T187,T311 INOUT
IOB12 Yes Yes T186,T187,T311 Yes T186,T187,T311 INOUT
IOC0 Yes Yes T19,T20,T58 Yes T63,T56,T65 INOUT
IOC1 Yes Yes T19,T63,T65 Yes T63,T65,T236 INOUT
IOC2 Yes Yes T19,T63,T65 Yes T63,T65,T236 INOUT
IOC3 Yes Yes T312,T313,T342 Yes T312,T313,T342 INOUT
IOC4 Yes Yes T20,T58,T56 Yes T20,T58,T56 INOUT
IOC5 Yes Yes T60,T61,T63 Yes T60,T61,T63 INOUT
IOC6 Yes Yes T28,T68,T69 Yes T28,T68,T69 INOUT
IOC7 Yes Yes T239,T240,T33 Yes T32,T239,T240 INOUT
IOC8 Yes Yes T60,T61,T139 Yes T60,T61,T63 INOUT
IOC9 Yes Yes T239,T50,T29 Yes T32,T239,T50 INOUT
IOC10 Yes Yes T311,T99,T100 Yes T311,T99,T100 INOUT
IOC11 Yes Yes T311,T99,T100 Yes T311,T99,T100 INOUT
IOC12 Yes Yes T311,T99,T100 Yes T311,T99,T100 INOUT
IOR0 Yes Yes T59,T60,T62 Yes T59,T60,T62 INOUT
IOR1 Yes Yes T59,T60,T62 Yes T59,T60,T62 INOUT
IOR2 Yes Yes T59,T60,T62 Yes T59,T60,T62 INOUT
IOR3 Yes Yes T59,T60,T62 Yes T59,T60,T62 INOUT
IOR4 Yes Yes T59,T60,T61 Yes T59,T60,T62 INOUT
IOR5 Yes Yes T32,T29,T37 Yes T32,T29,T37 INOUT
IOR6 Yes Yes T29,T37,T38 Yes T32,T29,T37 INOUT
IOR7 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR10 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR11 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR12 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR13 Yes Yes T1,T2,T239 Yes T1,T2,T239 INOUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%