Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T199,T24,T25 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T199,T24,T25 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
15603 |
15134 |
0 |
0 |
|
selKnown1 |
126114 |
124769 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15603 |
15134 |
0 |
0 |
| T19 |
2 |
1 |
0 |
0 |
| T24 |
294 |
293 |
0 |
0 |
| T26 |
571 |
570 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T41 |
26 |
24 |
0 |
0 |
| T43 |
3 |
8 |
0 |
0 |
| T57 |
2 |
1 |
0 |
0 |
| T58 |
1 |
0 |
0 |
0 |
| T64 |
16 |
15 |
0 |
0 |
| T65 |
6 |
5 |
0 |
0 |
| T67 |
30 |
29 |
0 |
0 |
| T70 |
1 |
0 |
0 |
0 |
| T71 |
3 |
2 |
0 |
0 |
| T73 |
22 |
21 |
0 |
0 |
| T176 |
0 |
2 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T200 |
273 |
272 |
0 |
0 |
| T201 |
5 |
4 |
0 |
0 |
| T202 |
11 |
10 |
0 |
0 |
| T203 |
2 |
1 |
0 |
0 |
| T204 |
2 |
1 |
0 |
0 |
| T205 |
9 |
8 |
0 |
0 |
| T206 |
10 |
9 |
0 |
0 |
| T207 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
126114 |
124769 |
0 |
0 |
| T5 |
2 |
1 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T17 |
2 |
1 |
0 |
0 |
| T18 |
0 |
7 |
0 |
0 |
| T41 |
34 |
32 |
0 |
0 |
| T42 |
38 |
36 |
0 |
0 |
| T43 |
16 |
14 |
0 |
0 |
| T44 |
23 |
45 |
0 |
0 |
| T45 |
2 |
1 |
0 |
0 |
| T46 |
545 |
544 |
0 |
0 |
| T55 |
1 |
0 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T63 |
1 |
0 |
0 |
0 |
| T66 |
2 |
1 |
0 |
0 |
| T85 |
1 |
0 |
0 |
0 |
| T86 |
3 |
2 |
0 |
0 |
| T159 |
0 |
2 |
0 |
0 |
| T185 |
0 |
2 |
0 |
0 |
| T201 |
5 |
11 |
0 |
0 |
| T202 |
22 |
40 |
0 |
0 |
| T203 |
15 |
32 |
0 |
0 |
| T204 |
18 |
35 |
0 |
0 |
| T205 |
12 |
11 |
0 |
0 |
| T206 |
10 |
9 |
0 |
0 |
| T208 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T59,T57,T73 |
| 0 | 1 | Covered | T59,T57,T73 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T59,T57,T73 |
| 1 | 1 | Covered | T59,T57,T73 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
625 |
499 |
0 |
0 |
| T19 |
2 |
1 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T57 |
2 |
1 |
0 |
0 |
| T58 |
1 |
0 |
0 |
0 |
| T64 |
16 |
15 |
0 |
0 |
| T65 |
6 |
5 |
0 |
0 |
| T67 |
30 |
29 |
0 |
0 |
| T70 |
1 |
0 |
0 |
0 |
| T71 |
3 |
2 |
0 |
0 |
| T73 |
22 |
21 |
0 |
0 |
| T176 |
0 |
2 |
0 |
0 |
| T188 |
0 |
1 |
0 |
0 |
| T207 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1780 |
777 |
0 |
0 |
| T5 |
2 |
1 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T17 |
2 |
1 |
0 |
0 |
| T18 |
0 |
7 |
0 |
0 |
| T45 |
2 |
1 |
0 |
0 |
| T55 |
1 |
0 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T63 |
1 |
0 |
0 |
0 |
| T66 |
2 |
1 |
0 |
0 |
| T85 |
1 |
0 |
0 |
0 |
| T86 |
3 |
2 |
0 |
0 |
| T159 |
0 |
2 |
0 |
0 |
| T185 |
0 |
2 |
0 |
0 |
| T208 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T24,T26,T200 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T26,T46 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T24,T26,T200 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
2374 |
2355 |
0 |
0 |
|
selKnown1 |
1267 |
1248 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2374 |
2355 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
294 |
293 |
0 |
0 |
| T26 |
571 |
570 |
0 |
0 |
| T41 |
21 |
20 |
0 |
0 |
| T42 |
0 |
3 |
0 |
0 |
| T43 |
0 |
6 |
0 |
0 |
| T44 |
0 |
5 |
0 |
0 |
| T200 |
273 |
272 |
0 |
0 |
| T209 |
824 |
823 |
0 |
0 |
| T210 |
19 |
18 |
0 |
0 |
| T211 |
252 |
251 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1267 |
1248 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T41 |
21 |
20 |
0 |
0 |
| T42 |
21 |
20 |
0 |
0 |
| T43 |
9 |
8 |
0 |
0 |
| T44 |
0 |
23 |
0 |
0 |
| T46 |
545 |
544 |
0 |
0 |
| T47 |
545 |
544 |
0 |
0 |
| T200 |
1 |
0 |
0 |
0 |
| T201 |
0 |
7 |
0 |
0 |
| T202 |
0 |
19 |
0 |
0 |
| T203 |
0 |
18 |
0 |
0 |
| T204 |
0 |
18 |
0 |
0 |
| T209 |
1 |
0 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
| T211 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T21,T22,T23 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T46,T21,T22 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
52 |
39 |
0 |
0 |
| T41 |
5 |
4 |
0 |
0 |
| T43 |
3 |
2 |
0 |
0 |
| T201 |
5 |
4 |
0 |
0 |
| T202 |
11 |
10 |
0 |
0 |
| T203 |
2 |
1 |
0 |
0 |
| T204 |
2 |
1 |
0 |
0 |
| T205 |
9 |
8 |
0 |
0 |
| T206 |
10 |
9 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
147 |
132 |
0 |
0 |
| T41 |
13 |
12 |
0 |
0 |
| T42 |
17 |
16 |
0 |
0 |
| T43 |
7 |
6 |
0 |
0 |
| T44 |
23 |
22 |
0 |
0 |
| T201 |
5 |
4 |
0 |
0 |
| T202 |
22 |
21 |
0 |
0 |
| T203 |
15 |
14 |
0 |
0 |
| T204 |
18 |
17 |
0 |
0 |
| T205 |
12 |
11 |
0 |
0 |
| T206 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T24,T26,T200 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T25,T46,T47 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T24,T26,T200 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
2345 |
2327 |
0 |
0 |
|
selKnown1 |
158 |
144 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2345 |
2327 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T24 |
295 |
294 |
0 |
0 |
| T26 |
550 |
549 |
0 |
0 |
| T41 |
17 |
16 |
0 |
0 |
| T42 |
6 |
5 |
0 |
0 |
| T43 |
0 |
4 |
0 |
0 |
| T44 |
0 |
6 |
0 |
0 |
| T200 |
261 |
260 |
0 |
0 |
| T209 |
841 |
840 |
0 |
0 |
| T210 |
19 |
18 |
0 |
0 |
| T211 |
242 |
241 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
158 |
144 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T41 |
13 |
12 |
0 |
0 |
| T42 |
20 |
19 |
0 |
0 |
| T43 |
12 |
11 |
0 |
0 |
| T44 |
20 |
19 |
0 |
0 |
| T46 |
2 |
1 |
0 |
0 |
| T47 |
2 |
1 |
0 |
0 |
| T201 |
12 |
11 |
0 |
0 |
| T202 |
21 |
20 |
0 |
0 |
| T203 |
22 |
21 |
0 |
0 |
| T204 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T21,T22,T41 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T46,T22,T47 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T21,T22,T41 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43 |
31 |
0 |
0 |
| T41 |
2 |
1 |
0 |
0 |
| T42 |
2 |
1 |
0 |
0 |
| T44 |
2 |
1 |
0 |
0 |
| T201 |
2 |
1 |
0 |
0 |
| T202 |
9 |
8 |
0 |
0 |
| T203 |
3 |
2 |
0 |
0 |
| T204 |
11 |
10 |
0 |
0 |
| T205 |
4 |
3 |
0 |
0 |
| T206 |
5 |
4 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
128 |
114 |
0 |
0 |
| T41 |
7 |
6 |
0 |
0 |
| T42 |
21 |
20 |
0 |
0 |
| T43 |
12 |
11 |
0 |
0 |
| T44 |
15 |
14 |
0 |
0 |
| T201 |
6 |
5 |
0 |
0 |
| T202 |
18 |
17 |
0 |
0 |
| T203 |
20 |
19 |
0 |
0 |
| T204 |
6 |
5 |
0 |
0 |
| T205 |
7 |
6 |
0 |
0 |
| T206 |
12 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T24,T26,T200 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T41,T42 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T24,T26,T200 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
2750 |
2733 |
0 |
0 |
|
selKnown1 |
180 |
169 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2750 |
2733 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T24 |
457 |
456 |
0 |
0 |
| T26 |
555 |
554 |
0 |
0 |
| T41 |
16 |
15 |
0 |
0 |
| T42 |
7 |
6 |
0 |
0 |
| T43 |
5 |
4 |
0 |
0 |
| T44 |
0 |
5 |
0 |
0 |
| T200 |
401 |
400 |
0 |
0 |
| T201 |
0 |
10 |
0 |
0 |
| T209 |
807 |
806 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
| T211 |
399 |
398 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
180 |
169 |
0 |
0 |
| T41 |
21 |
20 |
0 |
0 |
| T42 |
18 |
17 |
0 |
0 |
| T43 |
15 |
14 |
0 |
0 |
| T44 |
30 |
29 |
0 |
0 |
| T201 |
9 |
8 |
0 |
0 |
| T202 |
20 |
19 |
0 |
0 |
| T203 |
19 |
18 |
0 |
0 |
| T204 |
10 |
9 |
0 |
0 |
| T205 |
25 |
24 |
0 |
0 |
| T206 |
12 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T24,T26,T200 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T21,T23,T41 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T24,T26,T200 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
64 |
47 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
3 |
2 |
0 |
0 |
| T26 |
3 |
2 |
0 |
0 |
| T41 |
6 |
5 |
0 |
0 |
| T42 |
3 |
2 |
0 |
0 |
| T44 |
4 |
3 |
0 |
0 |
| T200 |
3 |
2 |
0 |
0 |
| T201 |
0 |
4 |
0 |
0 |
| T202 |
0 |
7 |
0 |
0 |
| T209 |
3 |
2 |
0 |
0 |
| T211 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
155 |
143 |
0 |
0 |
| T41 |
14 |
13 |
0 |
0 |
| T42 |
23 |
22 |
0 |
0 |
| T43 |
11 |
10 |
0 |
0 |
| T44 |
22 |
21 |
0 |
0 |
| T201 |
5 |
4 |
0 |
0 |
| T202 |
20 |
19 |
0 |
0 |
| T203 |
14 |
13 |
0 |
0 |
| T204 |
8 |
7 |
0 |
0 |
| T205 |
20 |
19 |
0 |
0 |
| T206 |
16 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T24,T26,T200 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T46,T22,T47 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T24,T26,T200 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
2726 |
2710 |
0 |
0 |
|
selKnown1 |
442 |
429 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2726 |
2710 |
0 |
0 |
| T24 |
460 |
459 |
0 |
0 |
| T26 |
533 |
532 |
0 |
0 |
| T41 |
17 |
16 |
0 |
0 |
| T42 |
8 |
7 |
0 |
0 |
| T43 |
4 |
3 |
0 |
0 |
| T44 |
6 |
5 |
0 |
0 |
| T200 |
390 |
389 |
0 |
0 |
| T201 |
0 |
11 |
0 |
0 |
| T209 |
826 |
825 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
| T211 |
389 |
388 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
442 |
429 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T41 |
11 |
10 |
0 |
0 |
| T42 |
18 |
17 |
0 |
0 |
| T43 |
12 |
11 |
0 |
0 |
| T44 |
22 |
21 |
0 |
0 |
| T46 |
132 |
131 |
0 |
0 |
| T47 |
141 |
140 |
0 |
0 |
| T201 |
9 |
8 |
0 |
0 |
| T202 |
26 |
25 |
0 |
0 |
| T203 |
22 |
21 |
0 |
0 |
| T204 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T24,T26,T200 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T46,T21,T22 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T24,T26,T200 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
69 |
52 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T24 |
3 |
2 |
0 |
0 |
| T26 |
3 |
2 |
0 |
0 |
| T41 |
12 |
11 |
0 |
0 |
| T42 |
2 |
1 |
0 |
0 |
| T43 |
3 |
2 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T200 |
3 |
2 |
0 |
0 |
| T201 |
0 |
3 |
0 |
0 |
| T209 |
3 |
2 |
0 |
0 |
| T211 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
135 |
121 |
0 |
0 |
| T41 |
6 |
5 |
0 |
0 |
| T42 |
16 |
15 |
0 |
0 |
| T43 |
9 |
8 |
0 |
0 |
| T44 |
14 |
13 |
0 |
0 |
| T201 |
6 |
5 |
0 |
0 |
| T202 |
26 |
25 |
0 |
0 |
| T203 |
16 |
15 |
0 |
0 |
| T204 |
13 |
12 |
0 |
0 |
| T205 |
11 |
10 |
0 |
0 |
| T206 |
14 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T78,T79,T46 |
| 0 | 1 | Covered | T25,T46,T21 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T78,T79,T46 |
| 1 | 1 | Covered | T25,T46,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1272 |
1252 |
0 |
0 |
|
selKnown1 |
2211 |
2183 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272 |
1252 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T41 |
24 |
23 |
0 |
0 |
| T42 |
14 |
13 |
0 |
0 |
| T43 |
16 |
15 |
0 |
0 |
| T44 |
0 |
15 |
0 |
0 |
| T46 |
546 |
545 |
0 |
0 |
| T47 |
546 |
545 |
0 |
0 |
| T149 |
1 |
0 |
0 |
0 |
| T201 |
0 |
17 |
0 |
0 |
| T202 |
0 |
18 |
0 |
0 |
| T203 |
0 |
17 |
0 |
0 |
| T204 |
0 |
6 |
0 |
0 |
| T212 |
1 |
0 |
0 |
0 |
| T213 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2211 |
2183 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T24 |
253 |
252 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
555 |
554 |
0 |
0 |
| T41 |
0 |
21 |
0 |
0 |
| T42 |
0 |
9 |
0 |
0 |
| T43 |
0 |
3 |
0 |
0 |
| T44 |
0 |
11 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T78 |
1 |
0 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T149 |
1 |
0 |
0 |
0 |
| T200 |
236 |
235 |
0 |
0 |
| T201 |
0 |
11 |
0 |
0 |
| T209 |
0 |
806 |
0 |
0 |
| T211 |
0 |
214 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T78,T79,T46 |
| 0 | 1 | Covered | T25,T46,T21 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T78,T79,T46 |
| 1 | 1 | Covered | T25,T46,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1272 |
1252 |
0 |
0 |
|
selKnown1 |
2202 |
2174 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1272 |
1252 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T41 |
24 |
23 |
0 |
0 |
| T42 |
16 |
15 |
0 |
0 |
| T43 |
15 |
14 |
0 |
0 |
| T44 |
0 |
16 |
0 |
0 |
| T46 |
546 |
545 |
0 |
0 |
| T47 |
546 |
545 |
0 |
0 |
| T149 |
1 |
0 |
0 |
0 |
| T201 |
0 |
16 |
0 |
0 |
| T202 |
0 |
17 |
0 |
0 |
| T203 |
0 |
16 |
0 |
0 |
| T204 |
0 |
6 |
0 |
0 |
| T212 |
1 |
0 |
0 |
0 |
| T213 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2202 |
2174 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T24 |
253 |
252 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
555 |
554 |
0 |
0 |
| T41 |
0 |
20 |
0 |
0 |
| T42 |
0 |
8 |
0 |
0 |
| T43 |
0 |
3 |
0 |
0 |
| T44 |
0 |
9 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T78 |
1 |
0 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T149 |
1 |
0 |
0 |
0 |
| T200 |
236 |
235 |
0 |
0 |
| T201 |
0 |
12 |
0 |
0 |
| T209 |
0 |
806 |
0 |
0 |
| T211 |
0 |
214 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T78,T79,T46 |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T78,T79,T46 |
| 1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
208 |
181 |
0 |
0 |
|
selKnown1 |
2180 |
2152 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
208 |
181 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T41 |
0 |
23 |
0 |
0 |
| T42 |
0 |
11 |
0 |
0 |
| T43 |
0 |
15 |
0 |
0 |
| T44 |
0 |
35 |
0 |
0 |
| T46 |
2 |
1 |
0 |
0 |
| T47 |
2 |
1 |
0 |
0 |
| T149 |
1 |
0 |
0 |
0 |
| T200 |
1 |
0 |
0 |
0 |
| T201 |
0 |
19 |
0 |
0 |
| T202 |
0 |
14 |
0 |
0 |
| T203 |
0 |
19 |
0 |
0 |
| T204 |
0 |
6 |
0 |
0 |
| T209 |
1 |
0 |
0 |
0 |
| T212 |
1 |
0 |
0 |
0 |
| T213 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2180 |
2152 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T24 |
256 |
255 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
533 |
532 |
0 |
0 |
| T41 |
0 |
10 |
0 |
0 |
| T42 |
0 |
9 |
0 |
0 |
| T43 |
0 |
5 |
0 |
0 |
| T44 |
0 |
5 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T78 |
1 |
0 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T149 |
1 |
0 |
0 |
0 |
| T200 |
225 |
224 |
0 |
0 |
| T201 |
0 |
11 |
0 |
0 |
| T209 |
0 |
825 |
0 |
0 |
| T211 |
0 |
204 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T78,T79,T46 |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T25,T26 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T78,T79,T46 |
| 1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
207 |
180 |
0 |
0 |
|
selKnown1 |
2179 |
2151 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
207 |
180 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T41 |
0 |
22 |
0 |
0 |
| T42 |
0 |
11 |
0 |
0 |
| T43 |
0 |
14 |
0 |
0 |
| T44 |
0 |
34 |
0 |
0 |
| T46 |
2 |
1 |
0 |
0 |
| T47 |
2 |
1 |
0 |
0 |
| T149 |
1 |
0 |
0 |
0 |
| T200 |
1 |
0 |
0 |
0 |
| T201 |
0 |
18 |
0 |
0 |
| T202 |
0 |
18 |
0 |
0 |
| T203 |
0 |
18 |
0 |
0 |
| T204 |
0 |
5 |
0 |
0 |
| T209 |
1 |
0 |
0 |
0 |
| T212 |
1 |
0 |
0 |
0 |
| T213 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2179 |
2151 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T24 |
256 |
255 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
533 |
532 |
0 |
0 |
| T41 |
0 |
11 |
0 |
0 |
| T42 |
0 |
9 |
0 |
0 |
| T43 |
0 |
6 |
0 |
0 |
| T44 |
0 |
4 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
| T78 |
1 |
0 |
0 |
0 |
| T79 |
1 |
0 |
0 |
0 |
| T149 |
1 |
0 |
0 |
0 |
| T200 |
225 |
224 |
0 |
0 |
| T201 |
0 |
9 |
0 |
0 |
| T209 |
0 |
825 |
0 |
0 |
| T211 |
0 |
204 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T78,T79,T8 |
| 0 | 1 | Covered | T21,T22,T41 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T26,T200 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T78,T79,T8 |
| 1 | 1 | Covered | T21,T22,T41 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
203 |
185 |
0 |
0 |
|
selKnown1 |
28252 |
28222 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
203 |
185 |
0 |
0 |
| T41 |
16 |
15 |
0 |
0 |
| T42 |
12 |
11 |
0 |
0 |
| T43 |
27 |
26 |
0 |
0 |
| T44 |
25 |
24 |
0 |
0 |
| T201 |
6 |
5 |
0 |
0 |
| T202 |
38 |
37 |
0 |
0 |
| T203 |
19 |
18 |
0 |
0 |
| T204 |
11 |
10 |
0 |
0 |
| T205 |
32 |
31 |
0 |
0 |
| T206 |
9 |
8 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28252 |
28222 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T24 |
492 |
491 |
0 |
0 |
| T26 |
570 |
569 |
0 |
0 |
| T51 |
20 |
19 |
0 |
0 |
| T52 |
0 |
19 |
0 |
0 |
| T71 |
1671 |
1670 |
0 |
0 |
| T84 |
2003 |
2002 |
0 |
0 |
| T157 |
1652 |
1651 |
0 |
0 |
| T200 |
436 |
435 |
0 |
0 |
| T214 |
2003 |
2002 |
0 |
0 |
| T215 |
2355 |
2354 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T78,T79,T8 |
| 0 | 1 | Covered | T21,T22,T41 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T26,T200 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T78,T79,T8 |
| 1 | 1 | Covered | T21,T22,T41 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
206 |
188 |
0 |
0 |
|
selKnown1 |
28247 |
28217 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
206 |
188 |
0 |
0 |
| T41 |
15 |
14 |
0 |
0 |
| T42 |
12 |
11 |
0 |
0 |
| T43 |
29 |
28 |
0 |
0 |
| T44 |
26 |
25 |
0 |
0 |
| T201 |
6 |
5 |
0 |
0 |
| T202 |
38 |
37 |
0 |
0 |
| T203 |
19 |
18 |
0 |
0 |
| T204 |
14 |
13 |
0 |
0 |
| T205 |
30 |
29 |
0 |
0 |
| T206 |
9 |
8 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28247 |
28217 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T24 |
492 |
491 |
0 |
0 |
| T26 |
570 |
569 |
0 |
0 |
| T51 |
20 |
19 |
0 |
0 |
| T52 |
0 |
19 |
0 |
0 |
| T71 |
1671 |
1670 |
0 |
0 |
| T84 |
2003 |
2002 |
0 |
0 |
| T157 |
1652 |
1651 |
0 |
0 |
| T200 |
436 |
435 |
0 |
0 |
| T214 |
2003 |
2002 |
0 |
0 |
| T215 |
2355 |
2354 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T199,T33,T216 |
| 0 | 1 | Covered | T199,T33,T24 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T26,T200 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T199,T33,T216 |
| 1 | 1 | Covered | T199,T33,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
598 |
556 |
0 |
0 |
|
selKnown1 |
28227 |
28198 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
598 |
556 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T33 |
8 |
7 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
2 |
1 |
0 |
0 |
| T46 |
0 |
125 |
0 |
0 |
| T78 |
1 |
0 |
0 |
0 |
| T199 |
32 |
31 |
0 |
0 |
| T216 |
34 |
33 |
0 |
0 |
| T217 |
2 |
1 |
0 |
0 |
| T218 |
0 |
7 |
0 |
0 |
| T219 |
0 |
1 |
0 |
0 |
| T220 |
0 |
36 |
0 |
0 |
| T221 |
0 |
1 |
0 |
0 |
| T222 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28227 |
28198 |
0 |
0 |
| T24 |
493 |
492 |
0 |
0 |
| T26 |
549 |
548 |
0 |
0 |
| T51 |
20 |
19 |
0 |
0 |
| T52 |
20 |
19 |
0 |
0 |
| T71 |
1671 |
1670 |
0 |
0 |
| T84 |
2003 |
2002 |
0 |
0 |
| T157 |
1652 |
1651 |
0 |
0 |
| T200 |
424 |
423 |
0 |
0 |
| T214 |
2003 |
2002 |
0 |
0 |
| T215 |
2355 |
2354 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T199,T33,T216 |
| 0 | 1 | Covered | T199,T33,T24 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T24,T26,T200 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T199,T33,T216 |
| 1 | 1 | Covered | T199,T33,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
589 |
547 |
0 |
0 |
|
selKnown1 |
28224 |
28195 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
589 |
547 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T33 |
8 |
7 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
2 |
1 |
0 |
0 |
| T46 |
0 |
125 |
0 |
0 |
| T78 |
1 |
0 |
0 |
0 |
| T199 |
32 |
31 |
0 |
0 |
| T216 |
34 |
33 |
0 |
0 |
| T217 |
2 |
1 |
0 |
0 |
| T218 |
0 |
7 |
0 |
0 |
| T219 |
0 |
1 |
0 |
0 |
| T220 |
0 |
36 |
0 |
0 |
| T221 |
0 |
1 |
0 |
0 |
| T222 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28224 |
28195 |
0 |
0 |
| T24 |
493 |
492 |
0 |
0 |
| T26 |
549 |
548 |
0 |
0 |
| T51 |
20 |
19 |
0 |
0 |
| T52 |
20 |
19 |
0 |
0 |
| T71 |
1671 |
1670 |
0 |
0 |
| T84 |
2003 |
2002 |
0 |
0 |
| T157 |
1652 |
1651 |
0 |
0 |
| T200 |
424 |
423 |
0 |
0 |
| T214 |
2003 |
2002 |
0 |
0 |
| T215 |
2355 |
2354 |
0 |
0 |