Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
17349 |
0 |
0 |
| T1 |
25075 |
1 |
0 |
0 |
| T3 |
4698 |
4 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
1010644 |
10 |
0 |
0 |
| T9 |
0 |
10 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T12 |
0 |
7 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T64 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
0 |
2 |
0 |
0 |
| T131 |
191528 |
0 |
0 |
0 |
| T157 |
0 |
18 |
0 |
0 |
| T158 |
0 |
18 |
0 |
0 |
| T159 |
0 |
9 |
0 |
0 |
| T179 |
838 |
0 |
0 |
0 |
| T188 |
520 |
0 |
0 |
0 |
| T190 |
5468 |
0 |
0 |
0 |
| T284 |
332 |
0 |
0 |
0 |
| T332 |
277948 |
0 |
0 |
0 |
| T342 |
285228 |
0 |
0 |
0 |
| T366 |
1000 |
0 |
0 |
0 |
| T375 |
0 |
384 |
0 |
0 |
| T378 |
0 |
9 |
0 |
0 |
| T379 |
0 |
9 |
0 |
0 |
| T395 |
0 |
6 |
0 |
0 |
| T412 |
92984 |
0 |
0 |
0 |
| T414 |
0 |
7 |
0 |
0 |
| T415 |
1184 |
0 |
0 |
0 |
| T416 |
380 |
0 |
0 |
0 |
| T417 |
1579 |
0 |
0 |
0 |
| T418 |
730 |
0 |
0 |
0 |
| T419 |
162816 |
0 |
0 |
0 |
| T420 |
82052 |
0 |
0 |
0 |
| T421 |
278612 |
0 |
0 |
0 |
| T422 |
70816 |
0 |
0 |
0 |
| T423 |
535392 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
17359 |
0 |
0 |
| T1 |
469 |
1 |
0 |
0 |
| T3 |
131626 |
4 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
1010644 |
10 |
0 |
0 |
| T9 |
0 |
10 |
0 |
0 |
| T11 |
0 |
6 |
0 |
0 |
| T12 |
0 |
8 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T64 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
0 |
2 |
0 |
0 |
| T131 |
191528 |
0 |
0 |
0 |
| T157 |
0 |
18 |
0 |
0 |
| T158 |
0 |
18 |
0 |
0 |
| T159 |
0 |
9 |
0 |
0 |
| T179 |
59614 |
0 |
0 |
0 |
| T188 |
21840 |
0 |
0 |
0 |
| T190 |
436568 |
0 |
0 |
0 |
| T284 |
11215 |
0 |
0 |
0 |
| T332 |
277948 |
0 |
0 |
0 |
| T342 |
285228 |
0 |
0 |
0 |
| T366 |
67638 |
0 |
0 |
0 |
| T375 |
0 |
384 |
0 |
0 |
| T378 |
0 |
9 |
0 |
0 |
| T379 |
0 |
9 |
0 |
0 |
| T395 |
0 |
6 |
0 |
0 |
| T412 |
92984 |
0 |
0 |
0 |
| T414 |
0 |
7 |
0 |
0 |
| T415 |
55647 |
0 |
0 |
0 |
| T416 |
24008 |
0 |
0 |
0 |
| T417 |
160343 |
0 |
0 |
0 |
| T418 |
55062 |
0 |
0 |
0 |
| T419 |
162816 |
0 |
0 |
0 |
| T420 |
82052 |
0 |
0 |
0 |
| T421 |
278612 |
0 |
0 |
0 |
| T422 |
70816 |
0 |
0 |
0 |
| T423 |
535392 |
0 |
0 |
0 |