Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T11,T12 |
1 | 0 | Covered | T8,T11,T12 |
1 | 1 | Covered | T11,T12,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T11,T12 |
1 | 0 | Covered | T11,T12,T13 |
1 | 1 | Covered | T8,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
366 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
366 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T11,T12 |
1 | 0 | Covered | T8,T11,T12 |
1 | 1 | Covered | T11,T12,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T11,T12 |
1 | 0 | Covered | T11,T12,T13 |
1 | 1 | Covered | T8,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
366 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
366 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
331 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
331 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
331 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
331 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
330 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
330 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
330 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
330 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
357 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
357 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
357 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
357 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T9 |
1 | 0 | Covered | T1,T8,T9 |
1 | 1 | Covered | T1,T14,T157 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T9 |
1 | 0 | Covered | T1,T14,T157 |
1 | 1 | Covered | T1,T8,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
340 |
0 |
0 |
T1 |
469 |
2 |
0 |
0 |
T2 |
978 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T55 |
2628 |
0 |
0 |
0 |
T108 |
886 |
0 |
0 |
0 |
T109 |
439 |
0 |
0 |
0 |
T110 |
451 |
0 |
0 |
0 |
T111 |
875 |
0 |
0 |
0 |
T112 |
684 |
0 |
0 |
0 |
T113 |
1216 |
0 |
0 |
0 |
T114 |
436 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
342 |
0 |
0 |
T1 |
25075 |
3 |
0 |
0 |
T2 |
31950 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T14 |
0 |
3 |
0 |
0 |
T55 |
284220 |
0 |
0 |
0 |
T108 |
71075 |
0 |
0 |
0 |
T109 |
32775 |
0 |
0 |
0 |
T110 |
20784 |
0 |
0 |
0 |
T111 |
57943 |
0 |
0 |
0 |
T112 |
53200 |
0 |
0 |
0 |
T113 |
67797 |
0 |
0 |
0 |
T114 |
22884 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T9 |
1 | 0 | Covered | T1,T8,T9 |
1 | 1 | Covered | T1,T14,T157 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T9 |
1 | 0 | Covered | T1,T14,T157 |
1 | 1 | Covered | T1,T8,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
340 |
0 |
0 |
T1 |
25075 |
2 |
0 |
0 |
T2 |
31950 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T55 |
284220 |
0 |
0 |
0 |
T108 |
71075 |
0 |
0 |
0 |
T109 |
32775 |
0 |
0 |
0 |
T110 |
20784 |
0 |
0 |
0 |
T111 |
57943 |
0 |
0 |
0 |
T112 |
53200 |
0 |
0 |
0 |
T113 |
67797 |
0 |
0 |
0 |
T114 |
22884 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
340 |
0 |
0 |
T1 |
469 |
2 |
0 |
0 |
T2 |
978 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T55 |
2628 |
0 |
0 |
0 |
T108 |
886 |
0 |
0 |
0 |
T109 |
439 |
0 |
0 |
0 |
T110 |
451 |
0 |
0 |
0 |
T111 |
875 |
0 |
0 |
0 |
T112 |
684 |
0 |
0 |
0 |
T113 |
1216 |
0 |
0 |
0 |
T114 |
436 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T2,T3,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T2,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
393 |
0 |
0 |
T2 |
978 |
2 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T26 |
1466 |
0 |
0 |
0 |
T55 |
2628 |
0 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T110 |
451 |
0 |
0 |
0 |
T111 |
875 |
0 |
0 |
0 |
T112 |
684 |
0 |
0 |
0 |
T113 |
1216 |
0 |
0 |
0 |
T114 |
436 |
0 |
0 |
0 |
T322 |
662 |
0 |
0 |
0 |
T323 |
773 |
0 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
394 |
0 |
0 |
T2 |
31950 |
3 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T26 |
146363 |
0 |
0 |
0 |
T55 |
284220 |
0 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T110 |
20784 |
0 |
0 |
0 |
T111 |
57943 |
0 |
0 |
0 |
T112 |
53200 |
0 |
0 |
0 |
T113 |
67797 |
0 |
0 |
0 |
T114 |
22884 |
0 |
0 |
0 |
T322 |
48383 |
0 |
0 |
0 |
T323 |
51816 |
0 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T2,T3,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T2,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
393 |
0 |
0 |
T2 |
31950 |
2 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T26 |
146363 |
0 |
0 |
0 |
T55 |
284220 |
0 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T110 |
20784 |
0 |
0 |
0 |
T111 |
57943 |
0 |
0 |
0 |
T112 |
53200 |
0 |
0 |
0 |
T113 |
67797 |
0 |
0 |
0 |
T114 |
22884 |
0 |
0 |
0 |
T322 |
48383 |
0 |
0 |
0 |
T323 |
51816 |
0 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
393 |
0 |
0 |
T2 |
978 |
2 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T26 |
1466 |
0 |
0 |
0 |
T55 |
2628 |
0 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T110 |
451 |
0 |
0 |
0 |
T111 |
875 |
0 |
0 |
0 |
T112 |
684 |
0 |
0 |
0 |
T113 |
1216 |
0 |
0 |
0 |
T114 |
436 |
0 |
0 |
0 |
T322 |
662 |
0 |
0 |
0 |
T323 |
773 |
0 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
350 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
350 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
350 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
350 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
321 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
321 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
321 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
321 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
62 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T11,T12 |
1 | 0 | Covered | T8,T11,T12 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T11,T12 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
388 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
388 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T11,T12 |
1 | 0 | Covered | T8,T11,T12 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T11,T12 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
388 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
388 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
333 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
333 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
333 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
333 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
366 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
366 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
366 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
366 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
360 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
360 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
360 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
360 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T9 |
1 | 0 | Covered | T1,T8,T9 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T9 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T1,T8,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
361 |
0 |
0 |
T1 |
469 |
1 |
0 |
0 |
T2 |
978 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T55 |
2628 |
0 |
0 |
0 |
T108 |
886 |
0 |
0 |
0 |
T109 |
439 |
0 |
0 |
0 |
T110 |
451 |
0 |
0 |
0 |
T111 |
875 |
0 |
0 |
0 |
T112 |
684 |
0 |
0 |
0 |
T113 |
1216 |
0 |
0 |
0 |
T114 |
436 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
361 |
0 |
0 |
T1 |
25075 |
1 |
0 |
0 |
T2 |
31950 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T55 |
284220 |
0 |
0 |
0 |
T108 |
71075 |
0 |
0 |
0 |
T109 |
32775 |
0 |
0 |
0 |
T110 |
20784 |
0 |
0 |
0 |
T111 |
57943 |
0 |
0 |
0 |
T112 |
53200 |
0 |
0 |
0 |
T113 |
67797 |
0 |
0 |
0 |
T114 |
22884 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T9 |
1 | 0 | Covered | T1,T8,T9 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T8,T9 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T1,T8,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
361 |
0 |
0 |
T1 |
25075 |
1 |
0 |
0 |
T2 |
31950 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T55 |
284220 |
0 |
0 |
0 |
T108 |
71075 |
0 |
0 |
0 |
T109 |
32775 |
0 |
0 |
0 |
T110 |
20784 |
0 |
0 |
0 |
T111 |
57943 |
0 |
0 |
0 |
T112 |
53200 |
0 |
0 |
0 |
T113 |
67797 |
0 |
0 |
0 |
T114 |
22884 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
361 |
0 |
0 |
T1 |
469 |
1 |
0 |
0 |
T2 |
978 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T55 |
2628 |
0 |
0 |
0 |
T108 |
886 |
0 |
0 |
0 |
T109 |
439 |
0 |
0 |
0 |
T110 |
451 |
0 |
0 |
0 |
T111 |
875 |
0 |
0 |
0 |
T112 |
684 |
0 |
0 |
0 |
T113 |
1216 |
0 |
0 |
0 |
T114 |
436 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T3,T775,T776 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T3,T775,T776 |
1 | 1 | Covered | T2,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
369 |
0 |
0 |
T2 |
978 |
1 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T26 |
1466 |
0 |
0 |
0 |
T55 |
2628 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
0 |
1 |
0 |
0 |
T110 |
451 |
0 |
0 |
0 |
T111 |
875 |
0 |
0 |
0 |
T112 |
684 |
0 |
0 |
0 |
T113 |
1216 |
0 |
0 |
0 |
T114 |
436 |
0 |
0 |
0 |
T322 |
662 |
0 |
0 |
0 |
T323 |
773 |
0 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
369 |
0 |
0 |
T2 |
31950 |
1 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T26 |
146363 |
0 |
0 |
0 |
T55 |
284220 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
0 |
1 |
0 |
0 |
T110 |
20784 |
0 |
0 |
0 |
T111 |
57943 |
0 |
0 |
0 |
T112 |
53200 |
0 |
0 |
0 |
T113 |
67797 |
0 |
0 |
0 |
T114 |
22884 |
0 |
0 |
0 |
T322 |
48383 |
0 |
0 |
0 |
T323 |
51816 |
0 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T3,T775,T776 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T3,T775,T776 |
1 | 1 | Covered | T2,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
369 |
0 |
0 |
T2 |
31950 |
1 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T26 |
146363 |
0 |
0 |
0 |
T55 |
284220 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
0 |
1 |
0 |
0 |
T110 |
20784 |
0 |
0 |
0 |
T111 |
57943 |
0 |
0 |
0 |
T112 |
53200 |
0 |
0 |
0 |
T113 |
67797 |
0 |
0 |
0 |
T114 |
22884 |
0 |
0 |
0 |
T322 |
48383 |
0 |
0 |
0 |
T323 |
51816 |
0 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
369 |
0 |
0 |
T2 |
978 |
1 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T26 |
1466 |
0 |
0 |
0 |
T55 |
2628 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T105 |
0 |
1 |
0 |
0 |
T106 |
0 |
1 |
0 |
0 |
T107 |
0 |
1 |
0 |
0 |
T110 |
451 |
0 |
0 |
0 |
T111 |
875 |
0 |
0 |
0 |
T112 |
684 |
0 |
0 |
0 |
T113 |
1216 |
0 |
0 |
0 |
T114 |
436 |
0 |
0 |
0 |
T322 |
662 |
0 |
0 |
0 |
T323 |
773 |
0 |
0 |
0 |
T424 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
368 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
368 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
368 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
368 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
332 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
332 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
332 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
332 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
352 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
352 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
352 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
352 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T10 |
1 | 0 | Covered | T8,T9,T10 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T10 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T10 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
376 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
379 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
T425 |
0 |
1 |
0 |
0 |
T426 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T10 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T10 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T10 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
378 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
T425 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
378 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
T425 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
362 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
362 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T8,T9,T378 |
1 | 1 | Covered | T157,T158,T375 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T378 |
1 | 0 | Covered | T157,T158,T375 |
1 | 1 | Covered | T8,T9,T378 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152874686 |
362 |
0 |
0 |
T8 |
250221 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
47350 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
68659 |
0 |
0 |
0 |
T342 |
70525 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
22829 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
40181 |
0 |
0 |
0 |
T420 |
20146 |
0 |
0 |
0 |
T421 |
68849 |
0 |
0 |
0 |
T422 |
17284 |
0 |
0 |
0 |
T423 |
132542 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1862967 |
362 |
0 |
0 |
T8 |
2440 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T131 |
532 |
0 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T332 |
828 |
0 |
0 |
0 |
T342 |
782 |
0 |
0 |
0 |
T375 |
0 |
64 |
0 |
0 |
T378 |
0 |
1 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T412 |
417 |
0 |
0 |
0 |
T414 |
0 |
1 |
0 |
0 |
T419 |
523 |
0 |
0 |
0 |
T420 |
367 |
0 |
0 |
0 |
T421 |
804 |
0 |
0 |
0 |
T422 |
420 |
0 |
0 |
0 |
T423 |
1306 |
0 |
0 |
0 |