Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : ibex_top
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.58 93.58

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ibex_ibex_top_0.1/rtl/ibex_top.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_rv_core_ibex.u_core 95.91 95.91



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_core

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.91 95.91


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.91 95.91


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.74 96.47 89.29 99.75 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : ibex_top
TotalCoveredPercent
Totals 42 32 76.19
Total Bits 826 773 93.58
Total Bits 0->1 413 388 93.95
Total Bits 1->0 413 385 93.22

Ports 42 32 76.19
Port Bits 826 773 93.58
Port Bits 0->1 413 388 93.95
Port Bits 1->0 413 385 93.22

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
test_en_i No No No INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.rf_cfg.test No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.test No No No INPUT
hart_id_i[31:0] Unreachable Unreachable Unreachable INPUT
boot_addr_i[31:0] Unreachable Unreachable Unreachable INPUT
instr_req_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
instr_gnt_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
instr_rvalid_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
instr_addr_o[1:0] Unreachable Unreachable Unreachable OUTPUT
instr_addr_o[16:2] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
instr_addr_o[18:17] No No No OUTPUT
instr_addr_o[19] No No Yes T58,T351,T352 OUTPUT
instr_addr_o[27:20] No No No OUTPUT
instr_addr_o[29:28] Yes Yes *T181,*T105,*T268 Yes T181,T105,T268 OUTPUT
instr_addr_o[31:30] No No No OUTPUT
instr_rdata_i[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
instr_rdata_intg_i[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
instr_err_i Yes Yes T65,T221,T222 Yes T65,T221,T222 INPUT
data_req_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
data_gnt_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
data_rvalid_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
data_we_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
data_be_o[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
data_addr_o[1:0] Unreachable Unreachable Unreachable OUTPUT
data_addr_o[31:2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
data_wdata_o[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
data_wdata_intg_o[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
data_rdata_i[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
data_rdata_intg_i[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
data_err_i Yes Yes T6,T66,T181 Yes T6,T66,T181 INPUT
irq_software_i Yes Yes T249,T250,T86 Yes T249,T250,T86 INPUT
irq_timer_i Yes Yes T155,T107,T251 Yes T155,T107,T251 INPUT
irq_external_i Yes Yes T6,T18,T19 Yes T6,T18,T19 INPUT
irq_fast_i[14:0] Unreachable Unreachable Unreachable INPUT
irq_nm_i Yes Yes T65,T66,T60 Yes T65,T66,T60 INPUT
scramble_key_valid_i Yes Yes T185,T187,T188 Yes T185,T187,T188 INPUT
scramble_key_i[127:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
scramble_nonce_i[63:0] Yes Yes T4,T6,T21 Yes T4,T6,T95 INPUT
scramble_req_o Yes Yes T185,T186,T187 Yes T185,T186,T187 OUTPUT
debug_req_i Yes Yes T84,T254,T255 Yes T84,T254,T255 INPUT
crash_dump_o.exception_addr[31:0] Unreachable Unreachable Unreachable OUTPUT
crash_dump_o.exception_pc[31:0] Unreachable Unreachable Unreachable OUTPUT
crash_dump_o.last_data_addr[31:0] Unreachable Unreachable Unreachable OUTPUT
crash_dump_o.next_pc[31:0] Unreachable Unreachable Unreachable OUTPUT
crash_dump_o.current_pc[31:0] Unreachable Unreachable Unreachable OUTPUT
double_fault_seen_o Yes Yes T240,T241,T242 Yes T240,T241,T242 OUTPUT
fetch_enable_i[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_minor_o No No Yes T376 OUTPUT
alert_major_internal_o No No Yes T376 OUTPUT
alert_major_bus_o Yes Yes T181,T182,T105 Yes T181,T182,T105 OUTPUT
core_sleep_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
scan_rst_ni Unreachable Unreachable Unreachable INPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_core
TotalCoveredPercent
Totals 38 32 84.21
Total Bits 806 773 95.91
Total Bits 0->1 403 388 96.28
Total Bits 1->0 403 385 95.53

Ports 38 32 84.21
Port Bits 806 773 95.91
Port Bits 0->1 403 388 96.28
Port Bits 1->0 403 385 95.53

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
clk_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
rst_ni Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
test_en_i No No No INPUT
ram_cfg_i.rf_cfg.cfg[3:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.rf_cfg.cfg_en[0:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.rf_cfg.test No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.ram_cfg.cfg_en[0:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.ram_cfg.test No No No INPUT
hart_id_i[31:0] Unreachable Unreachable Unreachable INPUT
boot_addr_i[31:0] Unreachable Unreachable Unreachable INPUT
instr_req_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
instr_gnt_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
instr_rvalid_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
instr_addr_o[1:0] Unreachable Unreachable Unreachable OUTPUT
instr_addr_o[16:2] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
instr_addr_o[18:17] No No No OUTPUT
instr_addr_o[19] No No Yes T58,T351,T352 OUTPUT
instr_addr_o[27:20] No No No OUTPUT
instr_addr_o[29:28] Yes Yes *T181,*T105,*T268 Yes T181,T105,T268 OUTPUT
instr_addr_o[31:30] No No No OUTPUT
instr_rdata_i[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
instr_rdata_intg_i[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
instr_err_i Yes Yes T65,T221,T222 Yes T65,T221,T222 INPUT
data_req_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
data_gnt_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
data_rvalid_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
data_we_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
data_be_o[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
data_addr_o[1:0] Unreachable Unreachable Unreachable OUTPUT
data_addr_o[31:2] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
data_wdata_o[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
data_wdata_intg_o[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
data_rdata_i[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
data_rdata_intg_i[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
data_err_i Yes Yes T6,T66,T181 Yes T6,T66,T181 INPUT
irq_software_i Yes Yes T249,T250,T86 Yes T249,T250,T86 INPUT
irq_timer_i Yes Yes T155,T107,T251 Yes T155,T107,T251 INPUT
irq_external_i Yes Yes T6,T18,T19 Yes T6,T18,T19 INPUT
irq_fast_i[14:0] Unreachable Unreachable Unreachable INPUT
irq_nm_i Yes Yes T65,T66,T60 Yes T65,T66,T60 INPUT
scramble_key_valid_i Yes Yes T185,T187,T188 Yes T185,T187,T188 INPUT
scramble_key_i[127:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
scramble_nonce_i[63:0] Yes Yes T4,T6,T21 Yes T4,T6,T95 INPUT
scramble_req_o Yes Yes T185,T186,T187 Yes T185,T186,T187 OUTPUT
debug_req_i Yes Yes T84,T254,T255 Yes T84,T254,T255 INPUT
crash_dump_o.exception_addr[31:0] Unreachable Unreachable Unreachable OUTPUT
crash_dump_o.exception_pc[31:0] Unreachable Unreachable Unreachable OUTPUT
crash_dump_o.last_data_addr[31:0] Unreachable Unreachable Unreachable OUTPUT
crash_dump_o.next_pc[31:0] Unreachable Unreachable Unreachable OUTPUT
crash_dump_o.current_pc[31:0] Unreachable Unreachable Unreachable OUTPUT
double_fault_seen_o Yes Yes T240,T241,T242 Yes T240,T241,T242 OUTPUT
fetch_enable_i[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
alert_minor_o No No Yes T376 OUTPUT
alert_major_internal_o No No Yes T376 OUTPUT
alert_major_bus_o Yes Yes T181,T182,T105 Yes T181,T182,T105 OUTPUT
core_sleep_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
scan_rst_ni Unreachable Unreachable Unreachable INPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%