Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T9,T149,T357 |
| 1 | 1 | Covered | T149,T357,T150 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T149,T357,T150 |
| 1 | 1 | Covered | T9,T149,T357 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1854481 |
232 |
0 |
0 |
| T9 |
2379 |
1 |
0 |
0 |
| T136 |
881 |
0 |
0 |
0 |
| T149 |
0 |
8 |
0 |
0 |
| T150 |
0 |
3 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
9 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
2 |
0 |
0 |
| T373 |
0 |
9 |
0 |
0 |
| T378 |
0 |
6 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
279 |
0 |
0 |
0 |
| T398 |
425 |
0 |
0 |
0 |
| T399 |
991 |
0 |
0 |
0 |
| T400 |
1216 |
0 |
0 |
0 |
| T401 |
1161 |
0 |
0 |
0 |
| T402 |
568 |
0 |
0 |
0 |
| T403 |
2915 |
0 |
0 |
0 |
| T404 |
442 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153638716 |
232 |
0 |
0 |
| T9 |
250464 |
1 |
0 |
0 |
| T136 |
62350 |
0 |
0 |
0 |
| T149 |
0 |
8 |
0 |
0 |
| T150 |
0 |
3 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
9 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
2 |
0 |
0 |
| T373 |
0 |
9 |
0 |
0 |
| T378 |
0 |
6 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
11632 |
0 |
0 |
0 |
| T398 |
10803 |
0 |
0 |
0 |
| T399 |
68898 |
0 |
0 |
0 |
| T400 |
113871 |
0 |
0 |
0 |
| T401 |
94427 |
0 |
0 |
0 |
| T402 |
40468 |
0 |
0 |
0 |
| T403 |
324437 |
0 |
0 |
0 |
| T404 |
22393 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T9,T149,T357 |
| 1 | 1 | Covered | T149,T357,T150 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T149,T357,T150 |
| 1 | 1 | Covered | T9,T149,T357 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153638716 |
232 |
0 |
0 |
| T9 |
250464 |
1 |
0 |
0 |
| T136 |
62350 |
0 |
0 |
0 |
| T149 |
0 |
8 |
0 |
0 |
| T150 |
0 |
3 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
9 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
2 |
0 |
0 |
| T373 |
0 |
9 |
0 |
0 |
| T378 |
0 |
6 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
11632 |
0 |
0 |
0 |
| T398 |
10803 |
0 |
0 |
0 |
| T399 |
68898 |
0 |
0 |
0 |
| T400 |
113871 |
0 |
0 |
0 |
| T401 |
94427 |
0 |
0 |
0 |
| T402 |
40468 |
0 |
0 |
0 |
| T403 |
324437 |
0 |
0 |
0 |
| T404 |
22393 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1854481 |
232 |
0 |
0 |
| T9 |
2379 |
1 |
0 |
0 |
| T136 |
881 |
0 |
0 |
0 |
| T149 |
0 |
8 |
0 |
0 |
| T150 |
0 |
3 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
9 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
2 |
0 |
0 |
| T373 |
0 |
9 |
0 |
0 |
| T378 |
0 |
6 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
279 |
0 |
0 |
0 |
| T398 |
425 |
0 |
0 |
0 |
| T399 |
991 |
0 |
0 |
0 |
| T400 |
1216 |
0 |
0 |
0 |
| T401 |
1161 |
0 |
0 |
0 |
| T402 |
568 |
0 |
0 |
0 |
| T403 |
2915 |
0 |
0 |
0 |
| T404 |
442 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T9,T149,T357 |
| 1 | 1 | Covered | T149,T357,T150 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T149,T357,T150 |
| 1 | 1 | Covered | T9,T149,T357 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1854481 |
252 |
0 |
0 |
| T9 |
2379 |
1 |
0 |
0 |
| T136 |
881 |
0 |
0 |
0 |
| T149 |
0 |
3 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
14 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
7 |
0 |
0 |
| T373 |
0 |
7 |
0 |
0 |
| T378 |
0 |
8 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
279 |
0 |
0 |
0 |
| T398 |
425 |
0 |
0 |
0 |
| T399 |
991 |
0 |
0 |
0 |
| T400 |
1216 |
0 |
0 |
0 |
| T401 |
1161 |
0 |
0 |
0 |
| T402 |
568 |
0 |
0 |
0 |
| T403 |
2915 |
0 |
0 |
0 |
| T404 |
442 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153638716 |
252 |
0 |
0 |
| T9 |
250464 |
1 |
0 |
0 |
| T136 |
62350 |
0 |
0 |
0 |
| T149 |
0 |
3 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
14 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
7 |
0 |
0 |
| T373 |
0 |
7 |
0 |
0 |
| T378 |
0 |
8 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
11632 |
0 |
0 |
0 |
| T398 |
10803 |
0 |
0 |
0 |
| T399 |
68898 |
0 |
0 |
0 |
| T400 |
113871 |
0 |
0 |
0 |
| T401 |
94427 |
0 |
0 |
0 |
| T402 |
40468 |
0 |
0 |
0 |
| T403 |
324437 |
0 |
0 |
0 |
| T404 |
22393 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T9,T149,T357 |
| 1 | 1 | Covered | T149,T357,T150 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T149,T357,T150 |
| 1 | 1 | Covered | T9,T149,T357 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153638716 |
252 |
0 |
0 |
| T9 |
250464 |
1 |
0 |
0 |
| T136 |
62350 |
0 |
0 |
0 |
| T149 |
0 |
3 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
14 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
7 |
0 |
0 |
| T373 |
0 |
7 |
0 |
0 |
| T378 |
0 |
8 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
11632 |
0 |
0 |
0 |
| T398 |
10803 |
0 |
0 |
0 |
| T399 |
68898 |
0 |
0 |
0 |
| T400 |
113871 |
0 |
0 |
0 |
| T401 |
94427 |
0 |
0 |
0 |
| T402 |
40468 |
0 |
0 |
0 |
| T403 |
324437 |
0 |
0 |
0 |
| T404 |
22393 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1854481 |
252 |
0 |
0 |
| T9 |
2379 |
1 |
0 |
0 |
| T136 |
881 |
0 |
0 |
0 |
| T149 |
0 |
3 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
14 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
7 |
0 |
0 |
| T373 |
0 |
7 |
0 |
0 |
| T378 |
0 |
8 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
279 |
0 |
0 |
0 |
| T398 |
425 |
0 |
0 |
0 |
| T399 |
991 |
0 |
0 |
0 |
| T400 |
1216 |
0 |
0 |
0 |
| T401 |
1161 |
0 |
0 |
0 |
| T402 |
568 |
0 |
0 |
0 |
| T403 |
2915 |
0 |
0 |
0 |
| T404 |
442 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T9,T149,T357 |
| 1 | 1 | Covered | T149,T357,T150 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T149,T357,T150 |
| 1 | 1 | Covered | T9,T149,T357 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1854481 |
258 |
0 |
0 |
| T9 |
2379 |
1 |
0 |
0 |
| T136 |
881 |
0 |
0 |
0 |
| T149 |
0 |
8 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
3 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
5 |
0 |
0 |
| T373 |
0 |
5 |
0 |
0 |
| T378 |
0 |
16 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
279 |
0 |
0 |
0 |
| T398 |
425 |
0 |
0 |
0 |
| T399 |
991 |
0 |
0 |
0 |
| T400 |
1216 |
0 |
0 |
0 |
| T401 |
1161 |
0 |
0 |
0 |
| T402 |
568 |
0 |
0 |
0 |
| T403 |
2915 |
0 |
0 |
0 |
| T404 |
442 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153638716 |
258 |
0 |
0 |
| T9 |
250464 |
1 |
0 |
0 |
| T136 |
62350 |
0 |
0 |
0 |
| T149 |
0 |
8 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
3 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
5 |
0 |
0 |
| T373 |
0 |
5 |
0 |
0 |
| T378 |
0 |
16 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
11632 |
0 |
0 |
0 |
| T398 |
10803 |
0 |
0 |
0 |
| T399 |
68898 |
0 |
0 |
0 |
| T400 |
113871 |
0 |
0 |
0 |
| T401 |
94427 |
0 |
0 |
0 |
| T402 |
40468 |
0 |
0 |
0 |
| T403 |
324437 |
0 |
0 |
0 |
| T404 |
22393 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T9,T149,T357 |
| 1 | 1 | Covered | T149,T357,T150 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T149,T357,T150 |
| 1 | 1 | Covered | T9,T149,T357 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153638716 |
258 |
0 |
0 |
| T9 |
250464 |
1 |
0 |
0 |
| T136 |
62350 |
0 |
0 |
0 |
| T149 |
0 |
8 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
3 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
5 |
0 |
0 |
| T373 |
0 |
5 |
0 |
0 |
| T378 |
0 |
16 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
11632 |
0 |
0 |
0 |
| T398 |
10803 |
0 |
0 |
0 |
| T399 |
68898 |
0 |
0 |
0 |
| T400 |
113871 |
0 |
0 |
0 |
| T401 |
94427 |
0 |
0 |
0 |
| T402 |
40468 |
0 |
0 |
0 |
| T403 |
324437 |
0 |
0 |
0 |
| T404 |
22393 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1854481 |
258 |
0 |
0 |
| T9 |
2379 |
1 |
0 |
0 |
| T136 |
881 |
0 |
0 |
0 |
| T149 |
0 |
8 |
0 |
0 |
| T150 |
0 |
2 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
3 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
5 |
0 |
0 |
| T373 |
0 |
5 |
0 |
0 |
| T378 |
0 |
16 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
279 |
0 |
0 |
0 |
| T398 |
425 |
0 |
0 |
0 |
| T399 |
991 |
0 |
0 |
0 |
| T400 |
1216 |
0 |
0 |
0 |
| T401 |
1161 |
0 |
0 |
0 |
| T402 |
568 |
0 |
0 |
0 |
| T403 |
2915 |
0 |
0 |
0 |
| T404 |
442 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T9,T149,T357 |
| 1 | 1 | Covered | T149,T357,T150 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T149,T357,T150 |
| 1 | 1 | Covered | T9,T149,T357 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1854481 |
228 |
0 |
0 |
| T9 |
2379 |
1 |
0 |
0 |
| T136 |
881 |
0 |
0 |
0 |
| T149 |
0 |
5 |
0 |
0 |
| T150 |
0 |
4 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
14 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
8 |
0 |
0 |
| T373 |
0 |
5 |
0 |
0 |
| T378 |
0 |
17 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
279 |
0 |
0 |
0 |
| T398 |
425 |
0 |
0 |
0 |
| T399 |
991 |
0 |
0 |
0 |
| T400 |
1216 |
0 |
0 |
0 |
| T401 |
1161 |
0 |
0 |
0 |
| T402 |
568 |
0 |
0 |
0 |
| T403 |
2915 |
0 |
0 |
0 |
| T404 |
442 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153638716 |
228 |
0 |
0 |
| T9 |
250464 |
1 |
0 |
0 |
| T136 |
62350 |
0 |
0 |
0 |
| T149 |
0 |
5 |
0 |
0 |
| T150 |
0 |
4 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
14 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
8 |
0 |
0 |
| T373 |
0 |
5 |
0 |
0 |
| T378 |
0 |
17 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
11632 |
0 |
0 |
0 |
| T398 |
10803 |
0 |
0 |
0 |
| T399 |
68898 |
0 |
0 |
0 |
| T400 |
113871 |
0 |
0 |
0 |
| T401 |
94427 |
0 |
0 |
0 |
| T402 |
40468 |
0 |
0 |
0 |
| T403 |
324437 |
0 |
0 |
0 |
| T404 |
22393 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T9,T149,T357 |
| 1 | 1 | Covered | T149,T357,T150 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T149,T357,T150 |
| 1 | 1 | Covered | T9,T149,T357 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153638716 |
228 |
0 |
0 |
| T9 |
250464 |
1 |
0 |
0 |
| T136 |
62350 |
0 |
0 |
0 |
| T149 |
0 |
5 |
0 |
0 |
| T150 |
0 |
4 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
14 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
8 |
0 |
0 |
| T373 |
0 |
5 |
0 |
0 |
| T378 |
0 |
17 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
11632 |
0 |
0 |
0 |
| T398 |
10803 |
0 |
0 |
0 |
| T399 |
68898 |
0 |
0 |
0 |
| T400 |
113871 |
0 |
0 |
0 |
| T401 |
94427 |
0 |
0 |
0 |
| T402 |
40468 |
0 |
0 |
0 |
| T403 |
324437 |
0 |
0 |
0 |
| T404 |
22393 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1854481 |
228 |
0 |
0 |
| T9 |
2379 |
1 |
0 |
0 |
| T136 |
881 |
0 |
0 |
0 |
| T149 |
0 |
5 |
0 |
0 |
| T150 |
0 |
4 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
14 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
8 |
0 |
0 |
| T373 |
0 |
5 |
0 |
0 |
| T378 |
0 |
17 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
279 |
0 |
0 |
0 |
| T398 |
425 |
0 |
0 |
0 |
| T399 |
991 |
0 |
0 |
0 |
| T400 |
1216 |
0 |
0 |
0 |
| T401 |
1161 |
0 |
0 |
0 |
| T402 |
568 |
0 |
0 |
0 |
| T403 |
2915 |
0 |
0 |
0 |
| T404 |
442 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T9,T149,T357 |
| 1 | 1 | Covered | T149,T357,T150 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T149,T357,T150 |
| 1 | 1 | Covered | T9,T149,T357 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1854481 |
262 |
0 |
0 |
| T9 |
2379 |
1 |
0 |
0 |
| T136 |
881 |
0 |
0 |
0 |
| T149 |
0 |
7 |
0 |
0 |
| T150 |
0 |
6 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
13 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
4 |
0 |
0 |
| T373 |
0 |
12 |
0 |
0 |
| T378 |
0 |
8 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
279 |
0 |
0 |
0 |
| T398 |
425 |
0 |
0 |
0 |
| T399 |
991 |
0 |
0 |
0 |
| T400 |
1216 |
0 |
0 |
0 |
| T401 |
1161 |
0 |
0 |
0 |
| T402 |
568 |
0 |
0 |
0 |
| T403 |
2915 |
0 |
0 |
0 |
| T404 |
442 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153638716 |
262 |
0 |
0 |
| T9 |
250464 |
1 |
0 |
0 |
| T136 |
62350 |
0 |
0 |
0 |
| T149 |
0 |
7 |
0 |
0 |
| T150 |
0 |
6 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
13 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
4 |
0 |
0 |
| T373 |
0 |
12 |
0 |
0 |
| T378 |
0 |
8 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
11632 |
0 |
0 |
0 |
| T398 |
10803 |
0 |
0 |
0 |
| T399 |
68898 |
0 |
0 |
0 |
| T400 |
113871 |
0 |
0 |
0 |
| T401 |
94427 |
0 |
0 |
0 |
| T402 |
40468 |
0 |
0 |
0 |
| T403 |
324437 |
0 |
0 |
0 |
| T404 |
22393 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T9,T149,T357 |
| 1 | 1 | Covered | T149,T357,T150 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T9,T149,T357 |
| 1 | 0 | Covered | T149,T357,T150 |
| 1 | 1 | Covered | T9,T149,T357 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153638716 |
262 |
0 |
0 |
| T9 |
250464 |
1 |
0 |
0 |
| T136 |
62350 |
0 |
0 |
0 |
| T149 |
0 |
7 |
0 |
0 |
| T150 |
0 |
6 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
13 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
4 |
0 |
0 |
| T373 |
0 |
12 |
0 |
0 |
| T378 |
0 |
8 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
11632 |
0 |
0 |
0 |
| T398 |
10803 |
0 |
0 |
0 |
| T399 |
68898 |
0 |
0 |
0 |
| T400 |
113871 |
0 |
0 |
0 |
| T401 |
94427 |
0 |
0 |
0 |
| T402 |
40468 |
0 |
0 |
0 |
| T403 |
324437 |
0 |
0 |
0 |
| T404 |
22393 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1854481 |
262 |
0 |
0 |
| T9 |
2379 |
1 |
0 |
0 |
| T136 |
881 |
0 |
0 |
0 |
| T149 |
0 |
7 |
0 |
0 |
| T150 |
0 |
6 |
0 |
0 |
| T357 |
0 |
64 |
0 |
0 |
| T358 |
0 |
13 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T369 |
0 |
4 |
0 |
0 |
| T373 |
0 |
12 |
0 |
0 |
| T378 |
0 |
8 |
0 |
0 |
| T391 |
0 |
1 |
0 |
0 |
| T397 |
279 |
0 |
0 |
0 |
| T398 |
425 |
0 |
0 |
0 |
| T399 |
991 |
0 |
0 |
0 |
| T400 |
1216 |
0 |
0 |
0 |
| T401 |
1161 |
0 |
0 |
0 |
| T402 |
568 |
0 |
0 |
0 |
| T403 |
2915 |
0 |
0 |
0 |
| T404 |
442 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1854481 |
272 |
0 |
0 |
| T1 |
1335 |
2 |
0 |
0 |
| T2 |
4187 |
2 |
0 |
0 |
| T3 |
0 |
4 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T16 |
0 |
6 |
0 |
0 |
| T109 |
0 |
2 |
0 |
0 |
| T110 |
0 |
2 |
0 |
0 |
| T111 |
381 |
0 |
0 |
0 |
| T112 |
785 |
0 |
0 |
0 |
| T113 |
537 |
0 |
0 |
0 |
| T114 |
591 |
0 |
0 |
0 |
| T115 |
414 |
0 |
0 |
0 |
| T116 |
317 |
0 |
0 |
0 |
| T117 |
635 |
0 |
0 |
0 |
| T118 |
623 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153638716 |
275 |
0 |
0 |
| T1 |
48097 |
2 |
0 |
0 |
| T2 |
168188 |
2 |
0 |
0 |
| T3 |
0 |
5 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T16 |
0 |
7 |
0 |
0 |
| T109 |
0 |
2 |
0 |
0 |
| T110 |
0 |
2 |
0 |
0 |
| T111 |
22421 |
0 |
0 |
0 |
| T112 |
80117 |
0 |
0 |
0 |
| T113 |
36503 |
0 |
0 |
0 |
| T114 |
41603 |
0 |
0 |
0 |
| T115 |
17394 |
0 |
0 |
0 |
| T116 |
17801 |
0 |
0 |
0 |
| T117 |
49560 |
0 |
0 |
0 |
| T118 |
42268 |
0 |
0 |
0 |