Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T26,T22 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T22 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T26,T22 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
29715 |
29194 |
0 |
0 |
selKnown1 |
145713 |
144327 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29715 |
29194 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T25 |
19 |
18 |
0 |
0 |
T27 |
378 |
377 |
0 |
0 |
T29 |
32 |
31 |
0 |
0 |
T40 |
7 |
5 |
0 |
0 |
T41 |
5 |
4 |
0 |
0 |
T42 |
5 |
4 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T59 |
6 |
5 |
0 |
0 |
T60 |
2 |
1 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T70 |
6 |
5 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T117 |
1 |
0 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T164 |
1 |
0 |
0 |
0 |
T165 |
1 |
0 |
0 |
0 |
T167 |
0 |
3 |
0 |
0 |
T171 |
0 |
2 |
0 |
0 |
T175 |
0 |
5 |
0 |
0 |
T191 |
2 |
1 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
7 |
6 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
T195 |
4 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145713 |
144327 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
5 |
4 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
3 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T40 |
24 |
43 |
0 |
0 |
T41 |
12 |
24 |
0 |
0 |
T42 |
20 |
42 |
0 |
0 |
T43 |
9 |
18 |
0 |
0 |
T52 |
576 |
575 |
0 |
0 |
T59 |
0 |
5 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T95 |
1 |
0 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T97 |
1 |
0 |
0 |
0 |
T174 |
0 |
1 |
0 |
0 |
T191 |
13 |
26 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
T193 |
11 |
10 |
0 |
0 |
T194 |
4 |
3 |
0 |
0 |
T195 |
16 |
15 |
0 |
0 |
T196 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T61,T59 |
0 | 1 | Covered | T5,T61,T59 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T61,T59 |
1 | 1 | Covered | T5,T61,T59 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
726 |
594 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T29 |
32 |
31 |
0 |
0 |
T59 |
6 |
5 |
0 |
0 |
T60 |
2 |
1 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T70 |
6 |
5 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
T117 |
1 |
0 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T164 |
1 |
0 |
0 |
0 |
T165 |
1 |
0 |
0 |
0 |
T167 |
0 |
3 |
0 |
0 |
T171 |
0 |
2 |
0 |
0 |
T175 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1780 |
780 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
5 |
4 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
3 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T59 |
0 |
5 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T95 |
1 |
0 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T97 |
1 |
0 |
0 |
0 |
T174 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T27,T52,T197 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T27,T52 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T27,T52,T197 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
4976 |
4957 |
0 |
0 |
selKnown1 |
2980 |
2958 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4976 |
4957 |
0 |
0 |
T25 |
19 |
18 |
0 |
0 |
T27 |
378 |
377 |
0 |
0 |
T40 |
5 |
4 |
0 |
0 |
T52 |
1026 |
1025 |
0 |
0 |
T53 |
1026 |
1025 |
0 |
0 |
T197 |
292 |
291 |
0 |
0 |
T198 |
201 |
200 |
0 |
0 |
T199 |
177 |
176 |
0 |
0 |
T200 |
728 |
727 |
0 |
0 |
T201 |
1026 |
1025 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2980 |
2958 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T41 |
0 |
13 |
0 |
0 |
T42 |
0 |
23 |
0 |
0 |
T43 |
0 |
10 |
0 |
0 |
T44 |
545 |
544 |
0 |
0 |
T45 |
545 |
544 |
0 |
0 |
T52 |
576 |
575 |
0 |
0 |
T53 |
576 |
575 |
0 |
0 |
T191 |
0 |
14 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
576 |
575 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T24,T40 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T52,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T24,T40 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
44 |
32 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T41 |
5 |
4 |
0 |
0 |
T42 |
5 |
4 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T191 |
2 |
1 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
7 |
6 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
T195 |
4 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129 |
112 |
0 |
0 |
T40 |
24 |
23 |
0 |
0 |
T41 |
12 |
11 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T43 |
9 |
8 |
0 |
0 |
T191 |
13 |
12 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
T193 |
11 |
10 |
0 |
0 |
T194 |
4 |
3 |
0 |
0 |
T195 |
16 |
15 |
0 |
0 |
T196 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T27 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T26,T23,T52 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T27 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
4955 |
4934 |
0 |
0 |
selKnown1 |
152 |
135 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4955 |
4934 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
19 |
18 |
0 |
0 |
T27 |
395 |
394 |
0 |
0 |
T40 |
0 |
8 |
0 |
0 |
T52 |
1025 |
1024 |
0 |
0 |
T53 |
1025 |
1024 |
0 |
0 |
T197 |
280 |
279 |
0 |
0 |
T198 |
181 |
180 |
0 |
0 |
T199 |
179 |
178 |
0 |
0 |
T200 |
721 |
720 |
0 |
0 |
T201 |
0 |
1025 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152 |
135 |
0 |
0 |
T40 |
22 |
21 |
0 |
0 |
T41 |
17 |
16 |
0 |
0 |
T42 |
18 |
17 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T52 |
2 |
1 |
0 |
0 |
T53 |
2 |
1 |
0 |
0 |
T191 |
9 |
8 |
0 |
0 |
T201 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T52,T53 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34 |
21 |
0 |
0 |
T41 |
5 |
4 |
0 |
0 |
T42 |
3 |
2 |
0 |
0 |
T191 |
4 |
3 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
7 |
6 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122 |
106 |
0 |
0 |
T40 |
18 |
17 |
0 |
0 |
T41 |
15 |
14 |
0 |
0 |
T42 |
9 |
8 |
0 |
0 |
T43 |
12 |
11 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
7 |
6 |
0 |
0 |
T194 |
9 |
8 |
0 |
0 |
T195 |
20 |
19 |
0 |
0 |
T196 |
16 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T22,T27 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T52,T53 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T22,T27 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5317 |
5296 |
0 |
0 |
selKnown1 |
380 |
366 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5317 |
5296 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
363 |
362 |
0 |
0 |
T40 |
6 |
5 |
0 |
0 |
T41 |
0 |
13 |
0 |
0 |
T52 |
1025 |
1024 |
0 |
0 |
T53 |
1025 |
1024 |
0 |
0 |
T197 |
442 |
441 |
0 |
0 |
T198 |
311 |
310 |
0 |
0 |
T199 |
299 |
298 |
0 |
0 |
T200 |
711 |
710 |
0 |
0 |
T201 |
1025 |
1024 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380 |
366 |
0 |
0 |
T40 |
23 |
22 |
0 |
0 |
T41 |
17 |
16 |
0 |
0 |
T42 |
24 |
23 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T52 |
77 |
76 |
0 |
0 |
T53 |
77 |
76 |
0 |
0 |
T191 |
14 |
13 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
7 |
6 |
0 |
0 |
T201 |
77 |
76 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T27 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T52 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T27 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
63 |
42 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
3 |
2 |
0 |
0 |
T40 |
3 |
2 |
0 |
0 |
T41 |
0 |
6 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T191 |
0 |
2 |
0 |
0 |
T197 |
3 |
2 |
0 |
0 |
T198 |
3 |
2 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
T200 |
3 |
2 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131 |
115 |
0 |
0 |
T40 |
17 |
16 |
0 |
0 |
T41 |
16 |
15 |
0 |
0 |
T42 |
22 |
21 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T191 |
10 |
9 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T193 |
5 |
4 |
0 |
0 |
T194 |
2 |
1 |
0 |
0 |
T195 |
21 |
20 |
0 |
0 |
T196 |
15 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T25,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T44,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T25,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5291 |
5270 |
0 |
0 |
selKnown1 |
445 |
432 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5291 |
5270 |
0 |
0 |
T27 |
379 |
378 |
0 |
0 |
T40 |
6 |
5 |
0 |
0 |
T41 |
11 |
10 |
0 |
0 |
T52 |
1025 |
1024 |
0 |
0 |
T53 |
1025 |
1024 |
0 |
0 |
T197 |
430 |
429 |
0 |
0 |
T198 |
292 |
291 |
0 |
0 |
T199 |
301 |
300 |
0 |
0 |
T200 |
704 |
703 |
0 |
0 |
T201 |
1026 |
1025 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445 |
432 |
0 |
0 |
T40 |
19 |
18 |
0 |
0 |
T41 |
14 |
13 |
0 |
0 |
T42 |
22 |
21 |
0 |
0 |
T43 |
13 |
12 |
0 |
0 |
T44 |
161 |
160 |
0 |
0 |
T45 |
140 |
139 |
0 |
0 |
T191 |
13 |
12 |
0 |
0 |
T192 |
2 |
1 |
0 |
0 |
T193 |
16 |
15 |
0 |
0 |
T194 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T27 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T52 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T27 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69 |
48 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
3 |
2 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T41 |
0 |
7 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T191 |
0 |
1 |
0 |
0 |
T197 |
3 |
2 |
0 |
0 |
T198 |
3 |
2 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
T200 |
3 |
2 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136 |
119 |
0 |
0 |
T40 |
15 |
14 |
0 |
0 |
T41 |
11 |
10 |
0 |
0 |
T42 |
21 |
20 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T191 |
10 |
9 |
0 |
0 |
T192 |
2 |
1 |
0 |
0 |
T193 |
15 |
14 |
0 |
0 |
T194 |
9 |
8 |
0 |
0 |
T195 |
25 |
24 |
0 |
0 |
T196 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T85,T23 |
0 | 1 | Covered | T26,T23,T52 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T85,T23 |
1 | 1 | Covered | T26,T23,T52 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2985 |
2961 |
0 |
0 |
selKnown1 |
4828 |
4799 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2985 |
2961 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T40 |
13 |
12 |
0 |
0 |
T41 |
0 |
32 |
0 |
0 |
T42 |
0 |
22 |
0 |
0 |
T43 |
0 |
17 |
0 |
0 |
T44 |
546 |
545 |
0 |
0 |
T45 |
546 |
545 |
0 |
0 |
T52 |
576 |
575 |
0 |
0 |
T53 |
576 |
575 |
0 |
0 |
T191 |
0 |
8 |
0 |
0 |
T201 |
576 |
575 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4828 |
4799 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T27 |
363 |
362 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T52 |
1025 |
1024 |
0 |
0 |
T53 |
1025 |
1024 |
0 |
0 |
T197 |
257 |
256 |
0 |
0 |
T198 |
163 |
162 |
0 |
0 |
T199 |
142 |
141 |
0 |
0 |
T200 |
0 |
710 |
0 |
0 |
T201 |
0 |
1024 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T85,T23 |
0 | 1 | Covered | T26,T23,T52 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T85,T23 |
1 | 1 | Covered | T26,T23,T52 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2989 |
2965 |
0 |
0 |
selKnown1 |
4825 |
4796 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2989 |
2965 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T40 |
14 |
13 |
0 |
0 |
T41 |
0 |
31 |
0 |
0 |
T42 |
0 |
22 |
0 |
0 |
T43 |
0 |
19 |
0 |
0 |
T44 |
546 |
545 |
0 |
0 |
T45 |
546 |
545 |
0 |
0 |
T52 |
576 |
575 |
0 |
0 |
T53 |
576 |
575 |
0 |
0 |
T191 |
0 |
9 |
0 |
0 |
T201 |
576 |
575 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4825 |
4796 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T27 |
363 |
362 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T41 |
0 |
12 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T52 |
1025 |
1024 |
0 |
0 |
T53 |
1025 |
1024 |
0 |
0 |
T197 |
257 |
256 |
0 |
0 |
T198 |
163 |
162 |
0 |
0 |
T199 |
142 |
141 |
0 |
0 |
T200 |
0 |
710 |
0 |
0 |
T201 |
0 |
1024 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T85,T86 |
0 | 1 | Covered | T25,T26,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T85,T86 |
1 | 1 | Covered | T25,T26,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
164 |
133 |
0 |
0 |
selKnown1 |
4803 |
4773 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164 |
133 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T40 |
0 |
11 |
0 |
0 |
T41 |
0 |
20 |
0 |
0 |
T42 |
0 |
15 |
0 |
0 |
T43 |
0 |
8 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T52 |
2 |
1 |
0 |
0 |
T53 |
2 |
1 |
0 |
0 |
T191 |
0 |
1 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4803 |
4773 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T27 |
379 |
378 |
0 |
0 |
T40 |
0 |
5 |
0 |
0 |
T41 |
0 |
5 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T52 |
1025 |
1024 |
0 |
0 |
T53 |
1025 |
1024 |
0 |
0 |
T197 |
245 |
244 |
0 |
0 |
T198 |
144 |
143 |
0 |
0 |
T199 |
144 |
143 |
0 |
0 |
T200 |
0 |
703 |
0 |
0 |
T201 |
0 |
1025 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T85,T86 |
0 | 1 | Covered | T25,T26,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T26,T22 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T85,T86 |
1 | 1 | Covered | T25,T26,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
164 |
133 |
0 |
0 |
selKnown1 |
4797 |
4767 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
164 |
133 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T40 |
0 |
11 |
0 |
0 |
T41 |
0 |
20 |
0 |
0 |
T42 |
0 |
16 |
0 |
0 |
T43 |
0 |
8 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T52 |
2 |
1 |
0 |
0 |
T53 |
2 |
1 |
0 |
0 |
T191 |
0 |
2 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4797 |
4767 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T27 |
379 |
378 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T52 |
1025 |
1024 |
0 |
0 |
T53 |
1025 |
1024 |
0 |
0 |
T197 |
245 |
244 |
0 |
0 |
T198 |
144 |
143 |
0 |
0 |
T199 |
144 |
143 |
0 |
0 |
T200 |
0 |
703 |
0 |
0 |
T201 |
0 |
1025 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T85,T23,T86 |
0 | 1 | Covered | T22,T52,T53 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T27,T52 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T85,T23,T86 |
1 | 1 | Covered | T22,T52,T53 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
367 |
347 |
0 |
0 |
selKnown1 |
30071 |
30037 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367 |
347 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T40 |
17 |
16 |
0 |
0 |
T41 |
16 |
15 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T43 |
12 |
11 |
0 |
0 |
T52 |
77 |
76 |
0 |
0 |
T53 |
77 |
76 |
0 |
0 |
T191 |
0 |
6 |
0 |
0 |
T192 |
0 |
4 |
0 |
0 |
T193 |
0 |
7 |
0 |
0 |
T201 |
77 |
76 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30071 |
30037 |
0 |
0 |
T5 |
1677 |
1676 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
18 |
17 |
0 |
0 |
T27 |
377 |
376 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T52 |
1025 |
1024 |
0 |
0 |
T94 |
4020 |
4019 |
0 |
0 |
T197 |
0 |
474 |
0 |
0 |
T198 |
0 |
344 |
0 |
0 |
T204 |
2014 |
2013 |
0 |
0 |
T205 |
2003 |
2002 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T85,T23,T86 |
0 | 1 | Covered | T22,T52,T53 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T27,T52 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T85,T23,T86 |
1 | 1 | Covered | T22,T52,T53 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
368 |
348 |
0 |
0 |
selKnown1 |
30065 |
30031 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
368 |
348 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T40 |
16 |
15 |
0 |
0 |
T41 |
17 |
16 |
0 |
0 |
T42 |
21 |
20 |
0 |
0 |
T43 |
12 |
11 |
0 |
0 |
T52 |
77 |
76 |
0 |
0 |
T53 |
77 |
76 |
0 |
0 |
T191 |
0 |
5 |
0 |
0 |
T192 |
0 |
7 |
0 |
0 |
T193 |
0 |
6 |
0 |
0 |
T201 |
77 |
76 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30065 |
30031 |
0 |
0 |
T5 |
1677 |
1676 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
18 |
17 |
0 |
0 |
T27 |
377 |
376 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T52 |
1025 |
1024 |
0 |
0 |
T94 |
4020 |
4019 |
0 |
0 |
T197 |
0 |
474 |
0 |
0 |
T198 |
0 |
344 |
0 |
0 |
T204 |
2014 |
2013 |
0 |
0 |
T205 |
2003 |
2002 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T31,T32 |
0 | 1 | Covered | T4,T31,T32 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T27 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T31,T32 |
1 | 1 | Covered | T4,T31,T32 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
603 |
558 |
0 |
0 |
selKnown1 |
30036 |
30002 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603 |
558 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T31 |
8 |
7 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T85 |
1 |
0 |
0 |
0 |
T206 |
8 |
7 |
0 |
0 |
T207 |
2 |
1 |
0 |
0 |
T208 |
2 |
1 |
0 |
0 |
T209 |
0 |
32 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T211 |
0 |
1 |
0 |
0 |
T212 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30036 |
30002 |
0 |
0 |
T5 |
1677 |
1676 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
18 |
17 |
0 |
0 |
T27 |
394 |
393 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T52 |
0 |
1023 |
0 |
0 |
T94 |
4020 |
4019 |
0 |
0 |
T197 |
0 |
462 |
0 |
0 |
T198 |
0 |
324 |
0 |
0 |
T204 |
2014 |
2013 |
0 |
0 |
T205 |
2003 |
2002 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T31,T32 |
0 | 1 | Covered | T4,T31,T32 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T27 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T31,T32 |
1 | 1 | Covered | T4,T31,T32 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
600 |
555 |
0 |
0 |
selKnown1 |
30033 |
29999 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
600 |
555 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T31 |
8 |
7 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T85 |
1 |
0 |
0 |
0 |
T206 |
8 |
7 |
0 |
0 |
T207 |
2 |
1 |
0 |
0 |
T208 |
2 |
1 |
0 |
0 |
T209 |
0 |
32 |
0 |
0 |
T210 |
0 |
1 |
0 |
0 |
T211 |
0 |
1 |
0 |
0 |
T212 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30033 |
29999 |
0 |
0 |
T5 |
1677 |
1676 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
18 |
17 |
0 |
0 |
T27 |
394 |
393 |
0 |
0 |
T49 |
20 |
19 |
0 |
0 |
T52 |
0 |
1023 |
0 |
0 |
T94 |
4020 |
4019 |
0 |
0 |
T197 |
0 |
462 |
0 |
0 |
T198 |
0 |
324 |
0 |
0 |
T204 |
2014 |
2013 |
0 |
0 |
T205 |
2003 |
2002 |
0 |
0 |