Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.74 96.47 89.29 99.75 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1052895364 4320 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1052895364 4320 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1052895364 4320 0 0
T4 107748 4 0 0
T5 545044 2 0 0
T6 634903 10 0 0
T18 167823 1 0 0
T19 158445 2 0 0
T20 248607 3 0 0
T21 0 1 0 0
T54 116643 0 0 0
T61 40592 0 0 0
T95 379324 1 0 0
T96 330056 3 0 0
T97 201634 13 0 0
T159 231430 0 0 0
T182 226956 0 0 0
T185 87108 12 0 0
T187 0 12 0 0
T188 0 8 0 0
T240 248016 0 0 0
T252 933695 0 0 0
T260 230391 0 0 0
T261 82195 0 0 0
T273 87037 0 0 0
T274 154480 0 0 0
T292 0 6 0 0
T293 0 8 0 0
T294 0 8 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1052895364 4320 0 0
T4 107748 4 0 0
T5 545044 2 0 0
T6 634903 10 0 0
T18 167823 1 0 0
T19 158445 2 0 0
T20 248607 3 0 0
T21 0 1 0 0
T54 116643 0 0 0
T61 40592 0 0 0
T95 379324 1 0 0
T96 330056 3 0 0
T97 201634 13 0 0
T159 231430 0 0 0
T182 226956 0 0 0
T185 87108 12 0 0
T187 0 12 0 0
T188 0 8 0 0
T240 248016 0 0 0
T252 933695 0 0 0
T260 230391 0 0 0
T261 82195 0 0 0
T273 87037 0 0 0
T274 154480 0 0 0
T292 0 6 0 0
T293 0 8 0 0
T294 0 8 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 526447682 54 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 526447682 54 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 526447682 54 0 0
T54 116643 0 0 0
T159 231430 0 0 0
T182 226956 0 0 0
T185 87108 12 0 0
T187 0 12 0 0
T188 0 8 0 0
T240 248016 0 0 0
T252 933695 0 0 0
T260 230391 0 0 0
T261 82195 0 0 0
T273 87037 0 0 0
T274 154480 0 0 0
T292 0 6 0 0
T293 0 8 0 0
T294 0 8 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 526447682 54 0 0
T54 116643 0 0 0
T159 231430 0 0 0
T182 226956 0 0 0
T185 87108 12 0 0
T187 0 12 0 0
T188 0 8 0 0
T240 248016 0 0 0
T252 933695 0 0 0
T260 230391 0 0 0
T261 82195 0 0 0
T273 87037 0 0 0
T274 154480 0 0 0
T292 0 6 0 0
T293 0 8 0 0
T294 0 8 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 526447682 4266 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 526447682 4266 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 526447682 4266 0 0
T4 107748 4 0 0
T5 545044 2 0 0
T6 634903 10 0 0
T18 167823 1 0 0
T19 158445 2 0 0
T20 248607 3 0 0
T21 0 1 0 0
T61 40592 0 0 0
T95 379324 1 0 0
T96 330056 3 0 0
T97 201634 13 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 526447682 4266 0 0
T4 107748 4 0 0
T5 545044 2 0 0
T6 634903 10 0 0
T18 167823 1 0 0
T19 158445 2 0 0
T20 248607 3 0 0
T21 0 1 0 0
T61 40592 0 0 0
T95 379324 1 0 0
T96 330056 3 0 0
T97 201634 13 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%